Efficient MIMO Preprocessor With Sorting-Relaxed QR Decomposition and Modified Greedy LLL Algorithm

被引:7
|
作者
Chen, Lirui [1 ]
Xing, Zuocheng [1 ]
Li, Yongzhong [2 ]
Qiu, Shikai [1 ]
机构
[1] Natl Univ Def Technol, Natl Lab Parallel & Distributed Proc, Changsha 410003, Peoples R China
[2] Changsha Univ, Coll Comp Engn & Appl Math, Changsha 410003, Peoples R China
来源
IEEE ACCESS | 2020年 / 8卷
基金
中国国家自然科学基金;
关键词
MIMO; SQRD; lattice reduction; LLL; greedy LLL; VLSI; CORDIC; LATTICE REDUCTION ALGORITHMS; K-BEST DETECTOR; LOW-COMPLEXITY; LTE-A; PROCESSOR; ARCHITECTURE; UPDATE;
D O I
10.1109/ACCESS.2020.2980922
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a high-efficient preprocessing algorithm for 16 x 16 MIMO detections. The proposed algorithm combines a sorting-relaxed QR decomposition (SRQRD) and a modified greedy LLL (MGLLL) algorithm. First, SRQRD is conducted to decompose the channel matrices. This decomposition adopts a relaxed sorting strategy together with a paralleled Givens Rotation (GR) array scheme, which can reduce the processing latency by 60% compared with conventional sorted QR decomposition (SQRD). Then, an MGLLL algorithm is conducted to improve detection performance further. The MGLLL algorithm adopts a paralleled selection criterion, and only process the most urgent iterations. Thus the processing latency and column swaps can be reduced by 50% and 75%, respectively, compared with the standard LLL algorithm. Finally, the bit-error-rate (BER) performance of this preprocessing algorithm is evaluated using two MIMO detectors. Results indicate that this preprocessor suffers a negligible performance degradation compared with the combination of the standard LLL algorithm and SQRD. Based on this preprocessing algorithm, a pipelined hardware architecture is also designed in this paper. A series of systolic coordinated-rotation-digital-computer (CORDIC) arrays are utilized, and highly-pipelined circuits are designed, helping this architecture achieve high frequency performance. This architecture is implemented using 65-nm CMOS technology, which can work at a maximum frequency of 625 MHz to process channel matrices every 16 clock cycles. The latency is 0.9 us. Comparisons indicate that this preprocessor outperforms other similar designs in terms of latency, throughput, and gate-efficiency.
引用
收藏
页码:54085 / 54099
页数:15
相关论文
共 43 条
  • [21] A Sparsity-aware QR Decomposition Algorithm for Efficient Cooperative Localization
    Zhou, Ke X.
    Roumeliotis, Stergios I.
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION (ICRA), 2012, : 799 - 806
  • [22] An Efficient Modified Greedy Algorithm for the P-Median Problem
    Dzator, M.
    Dzator, J.
    [J]. 21ST INTERNATIONAL CONGRESS ON MODELLING AND SIMULATION (MODSIM2015), 2015, : 1855 - 1861
  • [23] Iterative QR Decomposition Architecture Using the Modified Gram-Schmidt Algorithm
    Lin, Kuang-Hao
    Lin, Chih-Hung
    Chang, Robert Chen-Hao
    Huang, Chien-Lin
    Chen, Feng-Chi
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1409 - +
  • [24] A new efficient MIMO detection algorithm based on Cholesky decomposition
    Liu, P
    Du, Y
    Zhu, PC
    Zhang, W
    [J]. 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS: BROADBAND CONVERGENCE NETWORK INFRASTRUCTURE, 2004, : 264 - 268
  • [25] Modified Multiple Feedback QR Aided Successive Interference Cancellation Algorithm for Large MIMO Detection
    Mandloi, Manish
    Bhatia, Vimal
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2018, 98 (04) : 3393 - 3408
  • [26] Modified Multiple Feedback QR Aided Successive Interference Cancellation Algorithm for Large MIMO Detection
    Manish Mandloi
    Vimal Bhatia
    [J]. Wireless Personal Communications, 2018, 98 : 3393 - 3408
  • [27] Efficient FPGA Implementation of a High Throughput Systolic Array QR-Decomposition Algorithm
    Abels, Matthias
    Wiegand, Till
    Paul, Steffen
    [J]. 2011 CONFERENCE RECORD OF THE FORTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS (ASILOMAR), 2011, : 904 - 908
  • [28] Low latency group-sorted QR decomposition algorithm for larger-scale MIMO systems
    Chen, Lirui
    Wang, Yu
    Xing, Zuocheng
    Qiu, Shikai
    Wang, Qinglin
    Li, Yongzhong
    [J]. IET COMMUNICATIONS, 2021, 15 (12) : 1548 - 1560
  • [29] A Modified Adaptive Step-size Affine Projection Algorithm based on QR-decomposition
    Sitjongsataporn, Suchada
    Nurarak, Piyaporn
    [J]. 2017 INTERNATIONAL ELECTRICAL ENGINEERING CONGRESS (IEECON), 2017,
  • [30] Area-efficient High-throughput Sorted QR Decomposition-based MIMO Detector on FPGA
    Zhou, Tong
    Guo, Song
    Lei, Yuanwu
    Dou, Yong
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATIONS (ICCC), 2015, : 394 - 398