Efficient MIMO Preprocessor With Sorting-Relaxed QR Decomposition and Modified Greedy LLL Algorithm

被引:7
|
作者
Chen, Lirui [1 ]
Xing, Zuocheng [1 ]
Li, Yongzhong [2 ]
Qiu, Shikai [1 ]
机构
[1] Natl Univ Def Technol, Natl Lab Parallel & Distributed Proc, Changsha 410003, Peoples R China
[2] Changsha Univ, Coll Comp Engn & Appl Math, Changsha 410003, Peoples R China
来源
IEEE ACCESS | 2020年 / 8卷
基金
中国国家自然科学基金;
关键词
MIMO; SQRD; lattice reduction; LLL; greedy LLL; VLSI; CORDIC; LATTICE REDUCTION ALGORITHMS; K-BEST DETECTOR; LOW-COMPLEXITY; LTE-A; PROCESSOR; ARCHITECTURE; UPDATE;
D O I
10.1109/ACCESS.2020.2980922
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a high-efficient preprocessing algorithm for 16 x 16 MIMO detections. The proposed algorithm combines a sorting-relaxed QR decomposition (SRQRD) and a modified greedy LLL (MGLLL) algorithm. First, SRQRD is conducted to decompose the channel matrices. This decomposition adopts a relaxed sorting strategy together with a paralleled Givens Rotation (GR) array scheme, which can reduce the processing latency by 60% compared with conventional sorted QR decomposition (SQRD). Then, an MGLLL algorithm is conducted to improve detection performance further. The MGLLL algorithm adopts a paralleled selection criterion, and only process the most urgent iterations. Thus the processing latency and column swaps can be reduced by 50% and 75%, respectively, compared with the standard LLL algorithm. Finally, the bit-error-rate (BER) performance of this preprocessing algorithm is evaluated using two MIMO detectors. Results indicate that this preprocessor suffers a negligible performance degradation compared with the combination of the standard LLL algorithm and SQRD. Based on this preprocessing algorithm, a pipelined hardware architecture is also designed in this paper. A series of systolic coordinated-rotation-digital-computer (CORDIC) arrays are utilized, and highly-pipelined circuits are designed, helping this architecture achieve high frequency performance. This architecture is implemented using 65-nm CMOS technology, which can work at a maximum frequency of 625 MHz to process channel matrices every 16 clock cycles. The latency is 0.9 us. Comparisons indicate that this preprocessor outperforms other similar designs in terms of latency, throughput, and gate-efficiency.
引用
收藏
页码:54085 / 54099
页数:15
相关论文
共 43 条
  • [1] An Efficient Greedy LLL Algorithm for MIMO Detection
    Wen, Qingsong
    Ma, Xiaoli
    [J]. 2014 IEEE MILITARY COMMUNICATIONS CONFERENCE: AFFORDABLE MISSION SUCCESS: MEETING THE CHALLENGE (MILCOM 2014), 2014, : 550 - 555
  • [2] A Modified Sorted-QR Decomposition Algorithm for Parallel Processing in MIMO Detection
    Lai, Ren-Hao
    Chen, Cheng-Ming
    Ting, Pang-An
    Huang, Yuan-Hao
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1405 - +
  • [3] An Efficient QR Decomposition Design for MIMO Systems
    Lin, Jing-Shiun
    Hwang, Yin-Tsung
    Chu, Po-Han
    Shieh, Ming-Der
    Fang, Shih-Hao
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1508 - 1511
  • [4] Mapping QR Decomposition Algorithm for MIMO Detection
    Xie Xining
    Wang Xinglin
    Tan Minqiang
    Zhang Feng
    He Zhiqiang
    [J]. 2012 7TH INTERNATIONAL ICST CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2012, : 315 - 320
  • [5] A Paralleled Greedy LLL Algorithm for 16x16 MIMO Detection
    Chen, Lirui
    Wang, Yu
    Xing, Zuocheng
    Qiu, Shikai
    Wang, Qinglin
    Zhang, Yang
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [6] FIXED-COMPLEXITY VARIANTS OF THE EFFECTIVE LLL ALGORITHM WITH GREEDY CONVERGENCE FOR MIMO DETECTION
    Wen, Qingsong
    Ma, Xiaoli
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 3826 - 3830
  • [7] Iterative QR Decomposition Architecture Using the Modified Gram-Schmidt Algorithm for MIMO Systems
    Chang, Robert Chen-Hao
    Lin, Chih-Hung
    Lin, Kuang-Hao
    Huang, Chien-Lin
    Chen, Feng-Chi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (05) : 1095 - 1102
  • [8] Efficient decoding algorithm with QR-decomposition
    Park, In Sook
    Chung, Hyun Kyu
    [J]. 2007 IEEE WIRELESS COMMUNICATIONS & NETWORKING CONFERENCE, VOLS 1-9, 2007, : 747 - +
  • [9] Efficient QR Decomposition algorithm for LTE standard
    Kalyani, K.
    Sellathambi, D.
    Rajaram, S.
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [10] Throughput/Area Efficient FPGA Implementation of QR Decomposition for MIMO Systems
    Zhao, Wei
    Lin, Jianqiang
    Chan, Shing-Chow
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2016, : 522 - 526