Implementing image processing algorithms using 'Hardware in the loop' approach for Xilinx FPGA

被引:0
|
作者
Kiran, Maleeha [1 ]
War, Kan Mei [1 ]
Kuan, Lim Mei [1 ]
Meng, Liang Kim [1 ]
Kin, Lai Weng [1 ]
机构
[1] MIMOS Berhad, Ctr Multimodal Signal Proc, Kuala Lumpur 57000, Malaysia
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper outlines the investigation conducted in fine tuning the performance of our automated surveillance system. The constituent components of the system must have a processing speed of less than 40ms. This is usually considered to be a standard timing constraint for most automated surveillance systems. To meet this constraint, it is important to quantify the reduction in processing speed that can be achieved if a component of the surveillance system is embedded onto a hardware-based platform like an FPGA. A benchmark study was conducted to identify the component that contributed to the longest processing time in the entire system. Once the offending component was identified, its functionality was embedded onto the FPGA board using a combination of MATLAB-Simulink and Xilinx system generator prototyping environment. The results obtained indicated that the processing speed of the component was constantly faster on the FPGA platform as compared to MATLAB or C++ environment.
引用
收藏
页码:110 / 115
页数:6
相关论文
共 50 条
  • [21] Architectures and Algorithms for Image and Video Processing using FPGA-based Platform
    Pandey, J. G.
    Karmakar, A.
    Shekhar, C.
    Gurunarayanan, S.
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [22] PSYCHOPHYSICS TESTING OF BIONIC VISION IMAGE PROCESSING ALGORITHMS USING AN FPGA HATPACK
    Josh, Horace
    Mann, Collette
    Kleeman, Lindsay
    Lui, Wen Lik Dennis
    2013 20TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2013), 2013, : 1550 - 1554
  • [23] Quantitative Modelling of Image Processing Algorithms for Hardware Implementation
    Szydzik, Tomasz
    Callico, Gustavo M.
    Nunez, Antonio
    2015 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2015,
  • [24] AN EFFICIENT ARCHITECTURE FOR HARDWARE IMPLEMENTATIONS OF IMAGE PROCESSING ALGORITHMS
    Khalvati, Farzad
    Tizhoosh, Hamid R.
    2009 IEEE SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE FOR IMAGE PROCESSING, 2009, : 20 - 26
  • [25] Experiences on developing computer vision hardware algorithms using Xilinx system generator
    Moreo, AT
    Lorente, PN
    Valles, FS
    Muro, JS
    Andrés, CF
    MICROPROCESSORS AND MICROSYSTEMS, 2005, 29 (8-9) : 411 - 419
  • [26] The hardware designing for real time FPGA based image processing
    Tao, HJ
    Bao, YL
    Tong, XJ
    DCABES 2004, Proceedings, Vols, 1 and 2, 2004, : 917 - 920
  • [27] Compiling and optimizing image processing algorithms for FPGA's
    Draper, B
    Najjar, W
    Böhm, W
    Hammes, J
    Rinker, B
    Ross, C
    Chawathe, M
    Bins, J
    5TH INTERNATIONAL WORKSHOP ON COMPUTER ARCHITECTURES FOR MACHINE PERCEPTION, PROCEEDINGS, 2000, : 222 - 231
  • [28] Implementation of image processing algorithms for region identification on an FPGA
    Jackson, DJ
    Wang, CK
    Proceedings of the ISCA 20th International Conference on Computers and Their Applications, 2005, : 349 - 353
  • [29] Implementing Power System Protection Algorithms in a Digital Hardware-in-the-Loop Substation
    Hagan, Travis
    Senaratne, Dilan
    Meier, Rich
    Cotilla-Sanchez, Eduardo
    Kim, Jinsub
    IEEE OPEN ACCESS JOURNAL OF POWER AND ENERGY, 2023, 10 : 270 - 282
  • [30] An FPGA Based Approach For People Counting Using Image Processing Techniques
    Ahmad, Ibtihaj
    Ul Islam, Zain
    Ullah, Fahim
    Hussain, Muhammad Abbas
    Nabi, Shahid
    2019 11TH INTERNATIONAL CONFERENCE ON KNOWLEDGE AND SMART TECHNOLOGY (KST), 2019, : 148 - 152