An FPGA-based JPEG preprocessing accelerator for image classification

被引:2
|
作者
Li, Tian-Yang [1 ,2 ]
Zhang, Fan [1 ,2 ]
Guo, Wei [1 ,2 ]
Shen, Jian-Liang [1 ,2 ]
Sun, Ming-Qian [3 ]
机构
[1] PLA Strateg Support Force Informat Engn Univ, Zhengzhou, Peoples R China
[2] Natl Digital Switching Syst Engn & Technol R&D Ct, Zhengzhou 450002, Peoples R China
[3] Southeast Univ, Nanjing, Peoples R China
来源
JOURNAL OF ENGINEERING-JOE | 2022年 / 2022卷 / 09期
关键词
Field programmable gate arrays (FPGA);
D O I
10.1049/tje2.12174
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The FPGA-based image classification accelerator has achieved success in many practical applications. However, most accelerators focus on solving the problem of convolution computation efficiency. End-to-end image classification involves many non-convolutional operations, which can also become performance bottlenecks. Therefore, the authors propose an FPGA-based JPEG preprocessing accelerator, which can accelerate non-convolution operations of JPEG before feature extraction. To improve throughput and energy efficiency, four hardware structures are adopted in the design: 1) adaptive image block; 2) fast IDCT; 3) image block buffer; and 4) image block self-location. The proposed design is evaluated on Xilinx XCZU7EV. The authors compare it with the optimized implementation of CPU and GPU, and the energy efficiency is improved by 23.07 times and 4.21 times, respectively. The throughput is 2.52 times better than the CPU implementation. And the authors demonstrate its practicality through a case study of image classification. These experimental results demonstrate its superior performance in terms of throughput and energy efficiency.
引用
收藏
页码:919 / 927
页数:9
相关论文
共 50 条
  • [21] Optimizing FPGA-based Convolutional Neural Networks Accelerator for Image Super-Resolution
    Chang, Jung-Woo
    Kang, Suk-Ju
    [J]. 2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 343 - 348
  • [22] An FPGA Accelerator for Real Time Hyperspectral Image Compression based on JPEG2000 Standard
    Ghodhbani, Refka
    Saidani, Taoufik
    Horrigue, Layla
    Algarni, Asaad M.
    Alshammari, Muteb
    [J]. ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2024, 14 (02) : 13118 - 13123
  • [23] PLACID: A Platform for FPGA-Based Accelerator Creation for DCNNs
    Motamedi, Mohammad
    Gysel, Philipp
    Ghiasi, Soheil
    [J]. ACM TRANSACTIONS ON MULTIMEDIA COMPUTING COMMUNICATIONS AND APPLICATIONS, 2017, 13 (04)
  • [24] FPGA-based Deep Learning Accelerator for RF Applications
    den Boer, H.
    Muller, R. W. D.
    Wong, S.
    Voogt, V.
    [J]. 2021 IEEE MILITARY COMMUNICATIONS CONFERENCE (MILCOM 2021), 2021,
  • [25] FPGA-based Implementation for Steganalysis: a JPEG-Compatibility Algorithm
    Gutierrez-Fernandez, E.
    Portela-Garcia, M.
    Lopez-Ongil, C.
    Garcia-Valderas, M.
    [J]. VLSI CIRCUITS AND SYSTEMS VI, 2013, 8764
  • [26] FPGA-Based Data Acquisition System With Preprocessing of Plasma Signal
    Prajapati, Priyankkumar H.
    Patel, Aksh R.
    Darji, Anand D.
    Sarvaiya, Jignesh N.
    Patel, Kiran
    Joshi, Hem
    [J]. IEEE TRANSACTIONS ON PLASMA SCIENCE, 2021, 49 (11) : 3597 - 3614
  • [27] An FPGA-based Hardware Accelerator for Simulating Spatiotemporal Neurons
    Tarawneh, Ghaith
    Read, Jenny
    [J]. 2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 618 - 621
  • [28] FPGA-based accelerator for object detection: a comprehensive survey
    Kai Zeng
    Qian Ma
    Jia Wen Wu
    Zhe Chen
    Tao Shen
    Chenggang Yan
    [J]. The Journal of Supercomputing, 2022, 78 : 14096 - 14136
  • [29] JPEG hardware accelerator design for FPGA
    Duman, Kaan
    Cogun, Zfuat
    Oektem, Levent
    [J]. 2007 IEEE 15TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS, VOLS 1-3, 2007, : 386 - +
  • [30] FPGA-Based Accelerator Development for Non-Engineers
    Uliana, David
    Athanas, Peter
    Kepa, Krzysztof
    [J]. 2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,