A new low-power 10T SRAM cell with improved read SNM

被引:9
|
作者
Pasandi, Ghasem [1 ]
Jafari, Mohsen [1 ]
Imani, Mohsen [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
关键词
static noise margin (SNM); SRAM sell; logic; low power circuits; digital electronics; SUBTHRESHOLD SRAM; CIRCUIT; CMOS;
D O I
10.1080/00207217.2014.984642
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the characteristics of a new 10T structure for SRAM cell that works quite well in the sub-threshold region. This new architecture has good characteristics in write and read delay and energy compared with other new structures. This new 10T topology improves read static noise margin (SNM) and write operation speed with respect to other topologies in the same or even lower power consumption. The new topology has at least 13% lower power consumption compared with the best of recent architectures. Its write characteristics also are similar to those of 6T-SRAM, which has improved write delay and energy. The new 10T SRAM cell also consumes lower power compared with other cells. The stacking is used to suppress the standby leakage through the read path. The simulations were performed using HSPICE 2011 in a 16nm bulk CMOS Berkeley predictive technology model (BPTM).
引用
收藏
页码:1621 / 1633
页数:13
相关论文
共 50 条
  • [31] Single-Ended 10T SRAM Cell with High Yield and Low Standby Power
    Shakouri, Erfan
    Ebrahimi, Behzad
    Eslami, Nima
    Chahardori, Mohammad
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (07) : 3479 - 3499
  • [32] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [33] Stability Analysis of a Novel Proposed Low Power 10T SRAM cell for Write Operation
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 112 - 117
  • [34] Single-Ended 10T SRAM Cell with High Yield and Low Standby Power
    Erfan Shakouri
    Behzad Ebrahimi
    Nima Eslami
    Mohammad Chahardori
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 3479 - 3499
  • [35] A Reliable Low Standby Power 10T SRAM Cell With Expanded Static Noise Margins
    Abbasian, Erfan
    Izadinasab, Farzaneh
    Gholipour, Morteza
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (04) : 1606 - 1616
  • [36] Leakage Characterization of 10T SRAM Cell
    Islam, A.
    Hasan, M.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 631 - 638
  • [37] A Novel High Write Speed, Low Power, Read-SNM-Free 6T SRAM Cell
    Sil, Abhijit
    Ghosh, Sournik
    Gogineni, Neeharika
    Bayoumi, Magdy
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 771 - 774
  • [38] Low-power fast (LPF) SRAM cell for write/read operation
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (18): : 1473 - 1478
  • [39] Noise Voltage Apportioned a New Reliability Concern in Low Power 10T SRAM Cell Using FinFET Device
    Sable, Varun
    Akashe, Shyam
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (06) : 745 - 748
  • [40] Reliability improved dual driven feedback 10T SRAM bit cell
    Leavline, Epiphany Jebamalar
    Sugantha, Arumugam
    [J]. MICROELECTRONICS RELIABILITY, 2022, 139