An QoS aware mapping of cores onto NoC Architectures

被引:0
|
作者
Nguyen, Huy-Nam [1 ]
Ngo, Vu-Duc [1 ]
Bae, Younghwan [2 ]
Cho, Hanjin [2 ]
Choi, Hae-Wook [1 ]
机构
[1] Informat & Commun Univ, Sch Engn, SITI Res Ctr, Syst VLSI Lab, Yusong POB 77, Taejon 305714, South Korea
[2] ETRI, Basic Res Lab, Daejeon, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) is being proposed as a scalable and reusable communication platform for future SoC applications. The NoC, somewhat, resembles the parallel computer network. However, the NoC design highly requires the certain satisfaction of latency, power consumption, and area constraints. The latency of the network relates much to throughput and power consumption. Moreover, the IPs and the network are heterogeneous. Hence, a certain mapping of IPs onto a certain architecture produces a certain value of network latency as well as power consumption. The change of mapping scheme leads to a significant change of the values of these constraints. The fact that if we want to maximize the system's throughput, the network latency also increases and if we minimize the network latency, the trade off is that the throughput will decrease. In this paper, we present an mapping scheme that does compromise between throughput maximization and latency minimization. This sub-optimal mapping is found using the spanning tree searching algorithm. The experiment architecture using here is Mesh based topology. We use NS2 to simulate and calculate the system throughput and system power consumption is calculated using Orion model.
引用
收藏
页码:278 / 288
页数:11
相关论文
共 50 条
  • [31] A Power-Aware Mapping Approach to Map IP Cores onto NoCs under Bandwidth and Latency Constraints
    Wang, Xiaohang
    Yang, Mei
    Jiang, Yingtao
    Liu, Peng
    [J]. ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2010, 7 (01)
  • [32] Performance assessment of adaptive core mapping for NoC-based architectures
    Kumar, Aruru Sai
    Rao, T. V. K. Hanumantha
    [J]. INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2022, 15 (05) : 395 - 403
  • [33] Towards the Practical Design of Performance-Aware Resilient Wireless NoC Architectures
    Agyeman, Michael Opoku
    Zong, Wen
    Kanakis, Triantafyllos
    Tong, Kin-Fai
    Mak, Terrence
    [J]. PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON CLOUD COMPUTING, DATA SCIENCE AND ENGINEERING (CONFLUENCE 2017), 2017, : 479 - 484
  • [34] Process Variation Aware Crosstalk Mitigation for DWDM based Photonic NoC Architectures
    Chittamuru, Sai Vineel Reddy
    Thakkar, Ishan G.
    Pasricha, Sudeep
    [J]. PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 57 - 62
  • [35] Multi-objective mapping for mesh-based NoC architectures
    Ascia, G
    Catania, V
    Palesi, M
    [J]. INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 182 - 187
  • [36] Quantifying the impact of uncertainty in embedded systems mapping for NoC based architectures
    Guan, Wenkai
    Moghaddam, Milad Ghorbani
    Ababei, Cristinel
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2021, 80
  • [37] Mapping of Irregular IP onto NoC Architecture with Optimal Energy Consumption
    李光顺
    吴俊华
    马光胜
    [J]. Tsinghua Science and Technology, 2007, (S1) : 146 - 149
  • [38] QoS-Aware Stochastic Power Management for Many-Cores
    Pathania, Anuj
    Khdr, Heba
    Shafique, Muhammad
    Mitra, Tulika
    Henkel, Joerg
    [J]. 2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [39] CoQoS: Coordinating QoS-aware shared resources in NoC-based SoCs
    Li, Bin
    Zhao, Li
    Iyer, Ravi
    Peh, Li-Shiuan
    Leddige, Michael
    Espig, Michael
    Lee, Seung Eun
    Newell, Donald
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2011, 71 (05) : 700 - 713
  • [40] Mapping neural architectures onto acoustic features of birdsong
    Abarbanel, HDI
    Gibb, L
    Mindlin, GB
    Talathi, S
    [J]. JOURNAL OF NEUROPHYSIOLOGY, 2004, 92 (01) : 96 - 110