Linear transconductors using low voltage power square-law CMOS cells

被引:1
|
作者
Tarim, TB [1 ]
Ismail, M [1 ]
机构
[1] Ohio State Univ, Columbus, OH 43210 USA
关键词
D O I
10.1109/GLSV.1999.757411
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two transconductors composed of two square-law CMOS cells are introduced in this paper. The analysis of the cells is given. The transconductors operate in the saturation region with a fully balanced input signal. Simulations were done for 0.8 mu m n-well process using BSIM3 model parameters. The first circuit has a trade-off between low voltage operation and low power dissipation. The circuit has a cutoff frequency of 170MHz and P-dis = 1.17mW for a bias current of 120 mu A. The second transconductor has aimed to overcome the trade-off and to improve the performance: the circuit has a cutoff frequency of 236MHz and P-dis=1.74mW for the same bias current, however, it is possible to reduce the bias current, since the trade-off The transconductors have a THD of less then -56dB and -60dB, respectively for 1MHz, 0.5V peak-to-peak sinusoidal input. A comparison between the two circuit performances is given.
引用
收藏
页码:206 / 209
页数:4
相关论文
共 50 条