An Optimized VLSI Implementation of an IEEE 802.11n/ac/ax LDPC Decoder

被引:0
|
作者
Usman, Saleh [1 ]
Mansour, Mohammad M. [1 ]
机构
[1] Amer Univ Beirut, Dept Elect & Comp Engn, Beirut, Lebanon
关键词
LDPC Codes; layered decoding of LDPC codes; Gallager's algorithm; IEEE; 802.11ac/ax; PARITY-CHECK CODES; ARCHITECTURE; ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes optimization techniques for multi-Gbps low-power VLSI implementation of IEEE 802.11n/ac/ax (WiFi) LDPC decoders. The IEEE 802.11n/ac/ax standard features Quasi-Cyclic LDPC (QC-LDPC) codes with modular decoder structure composed of arrays of memory blocks, barrel shifter networks, adders, and check-node units (CNUs). To achieve multi-Gbps throughput performance and high energy-efficiency while maintaining a small decoder footprint, careful implementation of these modules along with effective fixed-point analysis is required. This paper proposes techniques for optimized implementation and proper bit-width selection of these modules. These techniques are then employed to design a fully-pipelined IEEE 802.11n/ac/ax standard compliant LDPC decoder. The design is synthesized in a 40 nm standard CMOS process. The synthesized decoder occupies an area of 0.71 mm(2), runs at a frequency of 562 MHz, attains a peak throughput of 11.4 Gbps, and achieves an energy-efficiency of 12.5 pJ/bit. The presented decoder outperforms the best reported decoders in the literature in terms of throughput/area and energy-efficiency, for IEEE 802.11n/ac/ax LDPC codes.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] IEEE 802.11n LDPC译码的设计与实现
    朱勇旭
    吴斌
    张振东
    周玉梅
    微电子学与计算机, 2011, 28 (02) : 1 - 5
  • [22] On the Statistics of the IEEE 802.11n/ac Fading Channel Models
    Tavares, Goncalo N.
    IEEE WIRELESS COMMUNICATIONS LETTERS, 2016, 5 (03) : 272 - 275
  • [23] A High Performance LDPC Decoder for IEEE802.11n Standard
    Ji, Wen
    Abe, Yuta
    Ikenaga, Takeshi
    Goto, Satoshi
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 127 - 128
  • [24] On IEEE EDCA 802.11n
    Fabris Hoefel, Roger Pierre
    2009 6TH INTERNATIONAL SYMPOSIUM ON WIRELESS COMMUNICATION SYSTEMS (ISWCS 2009), 2009, : 478 - 482
  • [25] On LDPC code against turbo code over IEEE 802.11n WLAN
    Eldin, Salwa Serag
    Nasr, Mohamed
    Khamees, Salah
    Sourour, Essam
    Elbanna, Mohamed
    AEJ - Alexandria Engineering Journal, 2010, 49 (02): : 139 - 146
  • [26] FPGA Implementation of the Synchronization for IEEE 802.11n WLAN systems
    Minh-Duc Nguyen
    Viet-Tan Nguyen
    Tien-Dat Nguyen
    Xuan-Nghia Nguyen
    Vu-Thang Nguyen
    Vu-Duc Ngo
    2014 IEEE FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2014, : 280 - 284
  • [27] Modeling and Simulation for IEEE 802.11n MIMO-OFDM-LDPC System
    Xue, Lian
    2013 INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING AND MANAGEMENT SCIENCE (ICIEMS 2013), 2013, : 675 - 683
  • [28] An area efficient and high throughput multi-rate quasi-cyclic LDPC decoder for IEEE 802.11n applications
    Roberts, Michaelraj Kingston
    Jayabalan, Ramesh
    MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1489 - 1498
  • [29] IEEE 802.11n/ac Data Rates under Power Constraints
    Daldoul, Yousri
    Meddour, Djamal-Eddine
    Ksentini, Adlen
    2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2018,
  • [30] VLSI implementation of QC-LDPC decoder using optimized TDMP algorithm
    Bao, Dan
    Xiang, Bo
    Shen, Rui
    Chen, Yun
    Zeng, Xiaoyang
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2009, 46 (02): : 338 - 344