Switching current imbalance mitigation in power modules with parallel connected SiC MOSFETs

被引:0
|
作者
Beczkowski, Szymon [1 ]
Jorgensen, Asger Bjorn [1 ]
Li, Helong [2 ]
Uhrenfeldt, Christian [1 ]
Dai, Xiaoping [2 ]
Munk-Nielsen, Stig [1 ]
机构
[1] Aalborg Univ, Dept Energy Technol, Aalborg, Denmark
[2] DYNEX Semicond, Lincoln, England
关键词
packaging; power semiconductor device; silicon carbide (SiC); parallel operation;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Multichip power modules use parallel connected chips to achieve high current rating. Due to a finite flexibility in a DBC layout, some electrical asymmetries will occur in the module. Parallel connected transistors will exhibit uneven static and dynamic current sharing due to these asymmetries. Especially important are the couplings between gate and power loops of individual transistors. Fast changing source currents cause gate voltage imbalances yielding uneven switching currents. Equalizing gate voltages seen by paralleled transistors, done by adjusting source bond wires, is proposed in this paper. Analysis is performed on an industry standard DBC layout using numerically extracted module parasitics. The method of tuning individual source inductances shows clear improvement in dynamic current balancing and prevents excessive current overshoot during transistors turn-on.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Switching Performance of Parallel-Connected Power Modules with SiC MOSFETs
    Colmenares, Juan
    Pefiitsis, Dimosthenis
    Nee, Hans-Peter
    Rabkowski, Jacek
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 3712 - 3717
  • [2] Device Screening Strategy for Suppressing Current Imbalance in Parallel-Connected SiC MOSFETs
    Zhao, Bin
    Yu, Qiuping
    Sun, Peng
    Cai, Yumeng
    Zhao, Zhibin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2021, 21 (04) : 556 - 568
  • [3] Dominant Model Parameter Extraction for Analyzing Current Imbalance in Parallel Connected SiC MOSFETs
    Nakamura, Yohei
    Shintani, Michihiro
    Sato, Takashi
    2021 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2021, : 5622 - 5628
  • [4] A Novel DBC Layout for Current Imbalance Mitigation in SiC MOSFET Multichip Power Modules
    Li, Helong
    Munk-Nielsen, Stig
    Beczkowski, Szymon
    Wang, Xiongfei
    APEC 2016 31ST ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, 2016, : 704 - 708
  • [5] A Novel DBC Layout for Current Imbalance Mitigation in SiC MOSFET Multichip Power Modules
    Li, Helong
    Munk-Nielsen, Stig
    Beczkowski, Szymon
    Wang, Xiongfei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (12) : 8042 - 8045
  • [6] Novel Approach to Mitigate Parasitic Oscillation of Power Modules with Parallel Connected SiC-MOSFETs
    Takeda, Shun
    Miyake, Eitaro
    Kono, Hiroshi
    Ohashi, Teruyuki
    Iguchi, Tomohiro
    Kodani, Kazuya
    2024 36TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND IC S, ISPSD 2024, 2024, : 514 - 517
  • [7] Switching Current Imbalance Mitigation for Paralleled SiC MOSFETs Using Common-mode Choke in Gate Loop
    Liu, Jiye
    Zheng, Zedong
    2020 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2020, : 705 - 710
  • [8] Series/Parallel Switching Circuits Using Power MOSFETs for Photovoltaic Modules
    Tanemo, Masamichi
    Matsudate, Koki
    Nomura, Shinichi
    2018 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-NIIGATA 2018 -ECCE ASIA), 2018, : 2022 - 2029
  • [9] RELIABILITY STUDIES ON HIGH CURRENT POWER MODULES WITH PARALLEL MOSFETS
    Sarma, G. H.
    Nitin, G.
    Ramanan, Manivannan
    Mehta, Kaushik
    Bhattacharjee, Arya
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 371 - +
  • [10] Current imbalance of parallel connected SiC-MOSFET body diodes
    Ishikawa, Seitaro
    Isobe, Takanori
    Tadano, Hiroshi
    2018 20TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'18 ECCE EUROPE), 2018,