Critical dimension control optimization methodology on shallow trench isolation substrate for sub-0.25 μm technology gate patterning

被引:1
|
作者
Fan, MH
Gerung, H
Yelehanka, PR
Cheng, A
Zhou, MS
Chi, C
Tan, CH
Xie, J
机构
[1] Chartered Semicond Mfg Ltd, Technol Dev, Singapore 738406, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
来源
关键词
D O I
10.1116/1.1352723
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The impact of shallow trench isolation (STI) chemical mechanical polishing on gate critical dimension (CD) control for submicron technology was studied. The CD depends on the STI process scheme, whether it is recessed or elevated STI. We investigated the surface topography for both STI schemes at different stages of patterning and how it affected the CD control. Surface topography affected organic bottom antireflective coating (BARC) and resist thickness uniformity, led to variation in the effective exposure dose and caused CD nonuniformity across the wafer [C. A. Mack, Appl. Opt. 25, 1958 (1986)]. We used an atomic force microscope surface scan to study substrate topographical variations. The solution is to optimize BARC and resist thickness by using simulations of topographical swing curves and CD error contour plot. Excellent agreement was found between simulation and experimental results. (C) 2001 American Vacuum Society.
引用
收藏
页码:456 / 460
页数:5
相关论文
共 23 条
  • [21] Two layer resist etch-back planarization process coupled to chemical mechanical polishing for sub 0.18 μm shallow trench isolation technology
    Schiltz, A
    Palatini, L
    Paoli, M
    Rivoire, M
    Prola, A
    EMERGING LITHOGRAPHIC TECHNOLOGIES III, PTS 1 AND 2, 1999, 3676 : 802 - 811
  • [22] Layout dependent induced leakage and its prevention with different shallow trench isolation schemes in 0.18 μm dual gate complementary metal oxide semiconductor technology
    Mun, Seong Yeol
    Shin, Kyeong Cheol
    Huh, Sang Bum
    Ju, Je Il
    Kim, Jae Yeong
    Kim, Dae Byung
    Kang, Seong Jun
    Jeong, Yang Hee
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (01): : 375 - 377
  • [23] Layout dependent induced leakage and its prevention with different shallow trench isolation schemes in 0.18 μm dual gate complementary metal oxide semiconductor technology
    Mun, Seong Yeol
    Shin, Kyeong Cheol
    Huh, Sang Bum
    Ju, Je Il
    Kim, Jae Yeong
    Kim, Dae Byung
    Kang, Seong Jun
    Jeong, Yang Hee
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (01): : 375 - 377