Critical dimension control optimization methodology on shallow trench isolation substrate for sub-0.25 μm technology gate patterning

被引:1
|
作者
Fan, MH
Gerung, H
Yelehanka, PR
Cheng, A
Zhou, MS
Chi, C
Tan, CH
Xie, J
机构
[1] Chartered Semicond Mfg Ltd, Technol Dev, Singapore 738406, Singapore
[2] Inst Microelect, Singapore 117685, Singapore
来源
关键词
D O I
10.1116/1.1352723
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The impact of shallow trench isolation (STI) chemical mechanical polishing on gate critical dimension (CD) control for submicron technology was studied. The CD depends on the STI process scheme, whether it is recessed or elevated STI. We investigated the surface topography for both STI schemes at different stages of patterning and how it affected the CD control. Surface topography affected organic bottom antireflective coating (BARC) and resist thickness uniformity, led to variation in the effective exposure dose and caused CD nonuniformity across the wafer [C. A. Mack, Appl. Opt. 25, 1958 (1986)]. We used an atomic force microscope surface scan to study substrate topographical variations. The solution is to optimize BARC and resist thickness by using simulations of topographical swing curves and CD error contour plot. Excellent agreement was found between simulation and experimental results. (C) 2001 American Vacuum Society.
引用
收藏
页码:456 / 460
页数:5
相关论文
共 23 条
  • [1] A methodology for deep sub-0.25 μm CMOS technology prediction
    Palankovski, V
    Belova, N
    Grasser, T
    Puchner, H
    Aronowitz, S
    Selberherr, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (10) : 2331 - 2336
  • [2] Flare impact on the intrafield CD control for sub-0.25μm patterning
    Luce, E
    Minghetti, B
    Schiavone, P
    Toublan, O
    Weill, A
    OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 368 - 381
  • [3] A novel 0.25 mu m shallow trench isolation technology
    Chen, C
    Chou, JW
    Lur, W
    Sun, SW
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 837 - 840
  • [4] Impact of trench sidewall interface trap in shallow trench isolation on junction leakage current characteristics for sub-0.25 mu m CMOS devices
    Inaba, S
    Takahashi, M
    Okayama, Y
    Yagishita, A
    Matsuoka, F
    Ishiuchi, H
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 119 - 120
  • [5] Shallow trench isolation for sub-0.25-mu m IC technologies
    Nag, S
    Chatterjee, A
    SOLID STATE TECHNOLOGY, 1997, 40 (09) : 129 - &
  • [6] Threshold voltage (VT) control of sub-0.25μm processes using mercury gate MOS capacitors
    Hillard, RJ
    Mazur, RG
    Sherbondy, JC
    Peitersen, L
    Wilson, M
    Herlocher, R
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 1998, 449 : 240 - 244
  • [7] Real time amine monitoring and its correlation to critical dimension control of chemically amplified resists for sub-0.25μm geometry's
    Conley, W
    Babcock, C
    Lilygren, J
    Sandstrom, C
    Farrar, N
    Piatt, J
    Kincad, D
    Goodwin, B
    Kishkovich, O
    Higley, J
    Cate, P
    ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XV, PTS 1 AND 2, 1998, 3333 : 924 - 930
  • [8] Bipolar process integration for a 0.25μm BiCMOS SRAM technology using shallow trench isolation
    Tian, H
    Perera, A
    Subramanian, C
    Pham, D
    Damiano, J
    Scott, J
    McNelly, T
    Zaman, R
    Hayden, J
    PROCEEDINGS OF THE 1997 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1997, : 76 - 79
  • [9] Sub-0.25 mu m single N+-polycide gate CMOS technology for 2.5V applications
    Ma, ZJ
    Choi, JY
    Lien, CD
    1996 54TH ANNUAL DEVICE RESEARCH CONFERENCE DIGEST, 1996, : 16 - 17
  • [10] Alternative Optimization Techniques for Shallow Trench Isolation and Replacement Gate Technology Chemical Mechanical Planarization
    Stefanova, Y.
    Cilek, F.
    Endres, R.
    Schwalke, U.
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2007, 8 (01) : 1 - 4