共 23 条
- [2] Flare impact on the intrafield CD control for sub-0.25μm patterning OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 368 - 381
- [3] A novel 0.25 mu m shallow trench isolation technology IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 837 - 840
- [4] Impact of trench sidewall interface trap in shallow trench isolation on junction leakage current characteristics for sub-0.25 mu m CMOS devices 1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 119 - 120
- [6] Threshold voltage (VT) control of sub-0.25μm processes using mercury gate MOS capacitors CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 1998, 449 : 240 - 244
- [7] Real time amine monitoring and its correlation to critical dimension control of chemically amplified resists for sub-0.25μm geometry's ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XV, PTS 1 AND 2, 1998, 3333 : 924 - 930
- [8] Bipolar process integration for a 0.25μm BiCMOS SRAM technology using shallow trench isolation PROCEEDINGS OF THE 1997 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1997, : 76 - 79
- [9] Sub-0.25 mu m single N+-polycide gate CMOS technology for 2.5V applications 1996 54TH ANNUAL DEVICE RESEARCH CONFERENCE DIGEST, 1996, : 16 - 17