Design of Compact and Low Power Reversible Comparator

被引:0
|
作者
Nayak, V. Shiva Prasad [1 ]
Prasad, Govind [1 ]
Chowdary, K. Dedeepya [1 ]
Chari, K. Manjunatha [1 ]
机构
[1] GITAM Univ, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
Low Power Design; Reversible Logic; Perus Gate (PG); Quantum Cost (QC); Garbage Outputs (GO); Feynman Gate (FG); Power and Delay Efficiency;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
According to the Launder's principle, in binary for each bit loss information kTln2 of heat is dissipated. All the present designs like CMOS are irreversible logics which losses bit information. Reversible logic is the better way of reducing power consumption. Bit loss always give the more power consumption but here by recovering bit loss using reversible logic we are getting less power consumption, as well as less number of gates and high speed. In this paper, we proposed a reversible n-bit binary comparator, the calculation for quantum cost, number of gates, garbage outputs, power, delay and algorithm for constructing is presented. In this paper we got the improvement of 37.5% for number of gates, 43.5% for power consumption and 44.22% for delay of 4 bit comparator over conventional.
引用
收藏
页码:17 / 21
页数:5
相关论文
共 50 条
  • [31] Analysis and Design of low-power Reversible BILBO
    Nayak, V. Shiva Prasad
    Ramchander, N.
    Marandi, Tapas
    Krishna, A. Vinay
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 113 - 117
  • [32] Design of a new BUS for low power reversible computation
    Krishnaveni, D.
    Priya, M. Geetha
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2021, 89
  • [33] LOW-POWER COMPARATOR DESIGN BASED ON CMOS DYNAMIC LOGIC CIRCUIT
    Patel, Chandrahash
    Veena, C. S.
    [J]. PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [34] Design of Double-tail Dynamic Latch Comparator for Low Power Application
    Fernandes, Jewel Mercy
    Mahaveera, K.
    Krishna, Soorya K.
    [J]. PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON INTELLIGENT SUSTAINABLE SYSTEMS (ICISS 2019), 2019, : 166 - 170
  • [35] Design of low power two bit magnitude comparator using adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    [J]. 2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 247 - 252
  • [36] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    [J]. 2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [37] Low power compact design of AFIA block cipher
    Park, Jinsub
    Kim, Young-Dae
    Yang, Sangwoon
    You, Younggap
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 313 - +
  • [38] Low Power Design of a Two Bit Mangitude Comparator for High Speed Operation
    Hasan, Mehedi
    Saha, Uttam Kumar
    Hossain, Muhammad Saddam
    Biswas, Parag
    Hossein, Md. Jobayer
    Dipto, Md. Ashik Zafar
    [J]. 2019 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2019), 2019,
  • [39] COMPARATOR DESIGN FOR LOW POWER HIGH SPEED FLASH ADC-A REVIEW
    Chacko, Litty
    Varghese, George Tom
    [J]. PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 869 - 872
  • [40] Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator
    Babayan-Mashhadi, Samaneh
    Lotfi, Reza
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 343 - 352