RSA encryption/decryption in wireless networks using an efficient high speed multiplier

被引:6
|
作者
Thapliyal, H [1 ]
Kamala, RV [1 ]
Srinivas, MB [1 ]
机构
[1] Int Inst Informat Technol, Ctr VLSI & Embedded Syst Technol, Hyderabad 500019, Andhra Pradesh, India
关键词
D O I
10.1109/ICPWC.2005.1431378
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper proposes a faster RSA encryption/decryption circuit utilizing high speed multiplier architecture. The proposed two's complement N XN bit multiplier architecture is based on two concepts: the partial products can be generated in parallel with a delay of d and thereafter the addition can be reduced to log(2)N steps. The most significant aspect of the proposed RSA hardware is that any future proposed efficient adder can be implemented in the proposed multiplier, without changing the original hardware architecture thereby improving its efficiency to a great extent. The coding of the RSA is done in Verilog HDL and the FPGA synthesis is done using Xilinx libraries. The result shows that RSA hardware implemented using proposed architecture is faster than RSA hardware implemented using traditional multiplication algorithm.
引用
收藏
页码:417 / 419
页数:3
相关论文
共 50 条
  • [1] Faster RSA encryption/decryption architecture using an efficient high speed overlay multiplier
    Thapliyal, H
    Srinivas, MB
    Arabnia, HR
    [J]. SAM '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON SECURITY AND MANAGEMENT, 2005, : 40 - 44
  • [2] Fast and high-throughput montgomery modular multiplier for RSA encryption and decryption
    Parihar A.
    Nakhate S.
    [J]. Nakhate, Sangeeta, 2018, Institute of Electronics Engineers of Korea (07): : 148 - 158
  • [3] Efficient CRT-RSA Decryption for Small Encryption Exponents
    Maitra, Subhamoy
    Sarkar, Santanu
    [J]. TOPICS IN CRYPTOLOGY - CT-RSA 2010, PROCEEDINGS, 2010, 5985 : 26 - 40
  • [4] Design of High Speed AES System for Efficient Data Encryption and Decryption System using FPGA
    Kumar, Santhosh R.
    Shashidhar, R.
    Mahalingaswamy, A. M.
    Kumar, Praveen M. S.
    Roopa, M.
    [J]. 2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1279 - 1282
  • [5] Data Encryption and Decryption Using RSA Algorithm in a Network Environment
    Goshwe, Nentawe Y.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2013, 13 (07): : 9 - 13
  • [6] RSA Encryption and Decryption using the Redundant Number System on the FPGA
    Nakano, Koji
    Kawakami, Kensuke
    Shigemoto, Koji
    [J]. 2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 1216 - 1223
  • [7] Data Encryption and Decryption Using RSA Algorithm in a Network Environment
    Goshwe, Nentawe Y.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (05): : 82 - 86
  • [8] Software Implementation of a Module for Encryption and Decryption Using the RSA Algorithm
    Borodzhieva, Adriana Naydenova
    [J]. 2016 XXV INTERNATIONAL SCIENTIFIC CONFERENCE ELECTRONICS (ET), 2016,
  • [9] Modified RSA Using Triple Keys Based Encryption/Decryption
    Kbar, Ghassan
    Mansoor, Wathiq
    [J]. JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2021, 7 (01): : 1 - 14
  • [10] Compression-RSA Technique: A More Efficient Encryption-Decryption Procedure
    Mandangan, Arif
    Mei, Loh Chai
    Hung, Chang Ee
    Hussin, Che Haziqah Che
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MATHEMATICAL SCIENCES, 2014, 1602 : 50 - 55