Fast and Pipelined Bit-Parallel Montgomery Multiplication and Squaring over GF(2m)

被引:0
|
作者
Rashidi, Bahram [1 ]
Sayedi, Sayed Masoud [1 ]
Farashahi, Reza Rezaeian [2 ]
机构
[1] Isfahan Univ Technol, Dept Elect & Comp Engn, Esfahan 8415683111, Iran
[2] Isfahan Univ Technol, Dept Math, Esfahan 8415683111, Iran
关键词
Bit-parallel Montgomery Multiplier; Pipelining; Elliptic Curve Cryptography; Trinomials; MULTIPLIERS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents an efficient implementation of a fast and pipelined Bit-parallel Montgomery multiplier and squaring over GF(2(m)) generated by irreducible trinomials. The architecture of the multiplier is based on a parallel and independent computation of multiplication by negative powers of x as polynomial variable in multiplication and squaring. The structure has a regular and low complex architecture with a low critical path. The critical path delay is decreased by using a 2-stage pipelining technique. The proposed method over the binary extension field GF(2(233)) has been successfully verified and synthesized using Xilinx ISE 11 by Virtex-4, XC4VLX100 FPGA. Maximum operation frequency of multiplier is 281.3 MHz.
引用
收藏
页码:17 / 22
页数:6
相关论文
共 50 条
  • [41] Fault-Tolerant Bit-Parallel Multiplier for Polynomial Basis of GF(2m)
    Lee, Chiou-Yng
    Lee, Wen-Yo
    Meher, Pramod Kumar
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 403 - +
  • [42] Fast Parallel GF(2m) Polynomial Multiplication for All Degrees
    Cilardo, Alessandro
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (05) : 929 - 943
  • [43] Low-complexity design of bit-parallel dual-basis multiplier over GF(2m)
    Wang, J. -H.
    Chang, H. W.
    Chiou, C. W.
    Liang, W. -Y.
    IET INFORMATION SECURITY, 2012, 6 (04) : 324 - 328
  • [44] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis
    Zhang, Jingxian
    Song, Zheng
    Hu, Qingsheng
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
  • [45] Efficient Bit-Parallel GF(2m) Multiplier for a Large Class of Irreducible Pentanomials
    Cilardo, Alessandro
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (07) : 1001 - 1008
  • [46] Low-complexity bit-parallel square root computation over GF(2m) for all trinomials
    Rodriguez-Henriquez, Francisco
    Morales-Luna, Guillermo
    Lopez, Julio
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (04) : 472 - 480
  • [47] Efficient parallel semi-systolic array structure for multiplication and squaring in GF(2m)
    Ibrahim, Atef
    Tariq, Usman
    Ahmad, Tariq
    Elmogy, Ahmed
    Bouteraa, Yassine
    Gebali, Fayez
    IEICE ELECTRONICS EXPRESS, 2019, 16 (12):
  • [48] Low-Complexity Bit-Parallel Multiplier over GF(2m) Using Dual Basis Representation
    Chiou-Yng Lee
    Jenn-Shyong Horng
    I-Chang Jou
    Journal of Computer Science and Technology, 2006, 21 : 887 - 892
  • [49] Low-complexity bit-parallel multiplier over GF(2m) using dual basis representation
    Lee, Chiou-Yng
    Horng, Jenn-Shyong
    Jou, I-Chang
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (06) : 887 - 892
  • [50] Error Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2m)
    Singh, A. K.
    Bera, Asish
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 451 - 454