A SAD Architecture for Variable Block Size Motion Estimation in H.264 Video Coding

被引:0
|
作者
Santosh, Chukka [1 ]
Rajabai, Prayline C. [1 ]
Sivanantham, S. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
Control unit; H.264; Motion estimation; Variable block size; SAD architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the high throughput hardware architecture is designed to calculate the Sum of Absolute Difference (SAD) based on the variable block size of the image. Even though the fixed block size motion estimation is simple with respect to the complexity of the variable block size motion estimation, variable block size estimation technique results in exquisite performance. Motion estimation is a crucial module/block which plays a major role in computing the efficiency of video coding. Because of variable block size in H.264, motion estimation becomes more complex and requires most efficient hardware for implementation in real-time video coding. The hardware implementation of SAD is done using Comparator and Carry skip adder. The comparator is used to implement the absolute difference unit, which is used to calculate the absolute difference values between each pixel of the current frame and the reference frame. Carry skip adder is used to add all the output values of the absolute difference unit. Carry skip adder improves the performance of the arithmetic operation. It does not wait for carrying to propagate which helps in increasing the speed of operation of adding. Comparator and Carry skip adder unit improves the performance of SAD calculation in terms of speed, area, and power. We had also proposed a control unit for H.264 video. This proposed control unit calculates the SAD output values according to block size given as input to control unit.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Hardware implementation and validation of the fast variable block size motion estimation architecture for H.264/AVC
    Ben Atitallah, A.
    Arous, S.
    Loukil, H.
    Masmoudi, N.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (08) : 701 - 710
  • [22] 2-Dimensional Systolic Architecture for H.264/AVC Variable Block Size Motion Estimation
    Jayakrishnan, P.
    Kittur, Harish M.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 41 - 44
  • [23] An enhanced fast variable block size motion estimation scheme for H.264
    Kuo, CH
    Shen, MY
    Kuo, CCJ
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2004, PTS 1 AND 2, 2004, 5308 : 440 - 451
  • [24] An efficent variable block size selection scheme for the H.264 motion estimation
    Amer, Ihab
    Chirila-Rus, Adrian
    Badawy, Wael
    Jullien, Graham
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 5 - +
  • [25] Variable Block Size Motion Estimation Architecture with a Fast Bottom-Up Decision Mode and an Integrated Motion Compensation Targeting the H.264/AVC Video Coding Standard
    Dornelles, Robson S. S.
    Sampaio, Felipe M.
    Agostini, Luciano V.
    SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 186 - 191
  • [26] A quarter pixel precision motion estimation architecture for H.264/AVC video coding
    López, S
    Tobajas, F
    Villar, A
    Bienes, J
    de Armas, V
    Callicó, GM
    López, JF
    Sarmiento, R
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 174 - 184
  • [27] Parallel improved HDTV720p targeted propagate partial SAD architecture for variable block size motion estimation in H.264/AVC
    Huang, Yiqing
    Liu, Zhenyu
    Song, Yang
    Goto, Satoshi
    Ikenaga, Takeshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 987 - 997
  • [28] Architecture design of variable block size motion estimation for full and fast search algorithms in H.264/AVC
    Xiong, Xuanxing
    Song, Yang
    Akoglu, Ali
    COMPUTERS & ELECTRICAL ENGINEERING, 2011, 37 (03) : 285 - 299
  • [29] Efficient variable block size motion estimation for H.264 based on motion distribution likelihood
    Kuo, TY
    Chan, CH
    Chen, HB
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2005, PTS 1-4, 2005, 5960 : 19 - 29
  • [30] An efficient VLSI architecture for full-search variable block size motion estimation in H.264/AVC
    Pyen, Seung-Man
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    ADVANCES IN MULTIMEDIA MODELING, PT 2, 2007, 4352 : 41 - +