An almost full-scan BIST solution - Higher fault coverage and shorter test application time

被引:5
|
作者
Tsai, HC [1 ]
Bhawmik, S [1 ]
Cheng, KTT [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
D O I
10.1109/TEST.1998.743305
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper illustrates that for existing scan-based Built-In Self-Test (BIST) architectures under the pseudo-random testing scheme, scanning all flip-flops may not be the best strategy far achieving high fault coverage with a practical limit on test length. In general, for scan-based BIST: not scanning flip-flops with relatively high pseudo-random observabilities through the primary outputs may indeed improve the fault coverage as well as the test application time. We illustrate the issues and present a flip-flop selection strategy for scan-based BIST to maximize the fault coverage and reduce the test application time. Experiments have been conducted based on an industrial tool psb2 for several benchmark circuits. The results show that the almost-full scan circuits based on our flip-flop selection strategy can achieve higher fault coverages and significantly shorter test application time as compared with the full-scan circuits.
引用
收藏
页码:1065 / 1073
页数:9
相关论文
共 20 条
  • [1] PASE-scan design: A new full-scan structure to reduce test application time
    Solana, JM
    Manzano, MA
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (06): : 283 - 293
  • [2] Test Strength: A Quality Metric for Transition Fault Tests in Full-Scan Circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (10) : 1907 - 1911
  • [3] A multi-output technique for high fault coverage in test-per-scan BIST
    Abu-Issa, Abdallatif S.
    Quigley, Steven F.
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 150 - +
  • [4] H-SCAN: A high level alternative to full-scan testing with reduced area and test application overheads
    Bhattacharya, S
    Dey, S
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 74 - 80
  • [5] A method for trading off test time, area and fault coverage in datapath BIST synthesis
    Berthelot, D
    Flottes, ML
    Rouzeyre, B
    IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2000, : 133 - 139
  • [6] A Method for Trading off Test Time, Area and Fault Coverage in Datapath BIST Synthesis
    D. Berthelot
    M.L. Flottes
    B. Rouzeyre
    Journal of Electronic Testing, 2001, 17 : 331 - 339
  • [7] A method for trading off test time, area and fault coverage in datapath BIST synthesis
    Berthelot, D
    Flottes, ML
    Rouzeyre, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (3-4): : 331 - 339
  • [8] Minimisation of power dissipation during test application in full-scan sequential circuits using primary input freezing
    Nicolici, N
    Al-Hashimi, BM
    Williams, AC
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (05): : 313 - 322
  • [9] Reducing test application time for full scan embedded cores
    Hamzaoglu, I
    Patel, JH
    TWENTY-NINTH ANNUAL INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, DIGEST OF PAPERS, 1999, : 260 - 267
  • [10] Realization of minimum test application time in full scan design
    Li, ZL
    Ye, YZ
    Mao, ZG
    ICEMI'99: FOURTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 1999, : 165 - 171