ASIP-based reconfigurable architectures for power-efficient and real-time image/video processing

被引:4
|
作者
Saponara, Sergio [1 ]
Casula, Michele [1 ]
Fanucci, Luca [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
关键词
Real-time image/video processing; Reconfigurable architectures; Application specific instruction-set processor (ASIP); Motion estimation; Retinex; Low power consumption;
D O I
10.1007/s11554-008-0084-y
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
To meet both flexibility and performance requirements, particularly when implementing high-end real-time image/video processing algorithms, the paper proposes to combine the application specific instruction-set processor (ASIP) paradigm with the reconfigurable hardware one. As case studies, the design of partially reconfigurable ASIP (r-ASIP) architectures is presented for two classes of algorithms with widespread diffusion in image/video processing: motion estimation and retinex filtering. Design optimizations are addressed at both algorithmic and architectural levels. Special processor concepts used to trade-off performance versus flexibility and to enable new features of post-fabrication configurability are shown. Silicon implementation results are compared to known ASIC, DSP or reconfigurable designs; the proposed r-ASIPs stand for their better performance-flexibility figures in the respective algorithmic class.
引用
收藏
页码:201 / 216
页数:16
相关论文
共 50 条