Worst Case Sampling Method to Estimate the Impact of Random Variation on Static Random Access Memory

被引:1
|
作者
Lee, Gyo Sub [1 ]
Shin, Changhwan [1 ]
机构
[1] Univ Seoul, Sch Elect & Comp Engn, Seoul 130743, South Korea
基金
新加坡国家研究基金会;
关键词
CMOS; fin-shaped field-effect transistor (FinFET); random variation; static random access memory (SRAM);
D O I
10.1109/TED.2014.2361913
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a worst case sampling method for quantitatively estimating the impact of random variation on static random access memory (SRAM) cells. This method enables us to predict the values of SRAM read/write metrics beyond the Six Sigma regime. First, we developed a compact model with a Monte Carlo simulation. The model includes both device modeling and sample size extension to predict and quickly estimate SRAM read/write metrics accurately. We verified the accuracy of the model by comparing the simulation results to previously published silicon data. Our results provide circuit designers with insight into the impact of random variations on SRAM cells. In particular, we demonstrate how SRAM cell operations can be protected from harsh random variations using word-line voltage margins as the key parameter.
引用
收藏
页码:1705 / 1709
页数:5
相关论文
共 50 条
  • [1] Worst Case Sampling Method with Confidence Ellipse for Estimating the Impact of Random Variation on Static Random Access Memory (SRAM)
    Oh, Sangheon
    Jo, Jaesung
    Lee, Hyunjae
    Lee, Gyo Sub
    Park, Jung-Dong
    Shin, Changhwan
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 374 - 380
  • [2] TESTING METHOD FOR STATIC RANDOM-ACCESS MEMORY
    MADHAVEN, R
    [J]. ELECTRONIC ENGINEERING, 1977, 49 (596): : 22 - 22
  • [3] Characterization of Variation Aware Nanoscale Static Random Access Memory Designs
    Tavva, Sreeharsha
    Kudithipudi, Dhireesha
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 56 - 65
  • [4] Reducing process variation impact on replica-timed static random access memory sense timing
    Desai, Nishith N.
    Haigh, Jonathan R.
    Clark, Lawrence T.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) : 437 - 448
  • [5] Review of Sense Amplifiers for Static Random Access Memory
    Zhu, Jiafeng
    Bai, Na
    Wu, Jianhui
    [J]. IETE TECHNICAL REVIEW, 2013, 30 (01) : 72 - 81
  • [6] A random sampling approach to worst-case design of structures
    Ohsaki, Makoto
    Katsura, Masahiko
    [J]. STRUCTURAL AND MULTIDISCIPLINARY OPTIMIZATION, 2012, 46 (01) : 27 - 39
  • [7] A random sampling approach to worst-case design of structures
    Makoto Ohsaki
    Masahiko Katsura
    [J]. Structural and Multidisciplinary Optimization, 2012, 46 : 27 - 39
  • [8] Statistical analysis of temperature dependence of worst case static random access memory data retention voltage using extreme value theory
    Mizutani, Tomoko
    Takeuchi, Kiyoshi
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (SG)
  • [9] Correlation between static random access memory power-up state and transistor variation
    Takeuchi, Kiyoshi
    Mizutani, Tomoko
    Saraya, Takuya
    Shinohara, Hirofumi
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (04)
  • [10] The study of lithographic variation in resistive random access memory
    Zhang, Yuhang
    He, Guanghui
    Zhang, Feng
    Li, Yongfu
    Wang, Guoxing
    [J]. JOURNAL OF SEMICONDUCTORS, 2024, 45 (05)