The design of an FPGA-based MIMO receiver: Algorithmic and architectural interactions

被引:0
|
作者
Nelson, Brent [1 ]
Palmer, Joseph [1 ]
Rice, Michael [1 ]
机构
[1] Brigham Young Univ, Dept Elect & Comp Engn, Provo, UT 84602 USA
关键词
D O I
10.1109/ACSSC.2006.355124
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A research team at Brigham Young University is currently developing a high-performance, FPGA-based demodulator for detecting a space-time coded signal. The project timeline required that the algorithm be concurrently developed, to a certain extent, with the hardware implementation. Thus, from the outset both algorithm and hardware implementation researchers worked closely together in contrast to the, all too common, three-step development approach (algorithm development, throw-algorithm-over-wall, hardware implementation). In this paper we outline the unique characteristics of the System and then discuss the interaction between algorithm design and architectural implementation. In particular, we focus on two blocks from the system: the carrier frequency offset estimation block and the pilot detector block and show their evolution from their original mathematical formulations to equivalent but greatly simplified hardware implementations.
引用
收藏
页码:2036 / +
页数:2
相关论文
共 50 条
  • [11] Design and implementation of an adaptive code discriminator in a DSP/FPGA-based Galileo receiver
    Juang, Jyh-Ching
    Chen, Yu-Hsuan
    Kao, Tsai-Ling
    Tsai, Yung-Fu
    GPS SOLUTIONS, 2010, 14 (03) : 255 - 266
  • [12] Design and implementation of an adaptive code discriminator in a DSP/FPGA-based Galileo receiver
    Jyh-Ching Juang
    Yu-Hsuan Chen
    Tsai-Ling Kao
    Yung-Fu Tsai
    GPS Solutions, 2010, 14 : 255 - 266
  • [13] Architectural design for a low cost FPGA-based traffic signal detection system in vehicles
    Lopez, Ignacio
    Salvador, Ruben
    Alarcon, Jaime
    Moreno, Felix
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [14] System-on-Chip FPGA-Based GNSS Receiver
    Fridman, Alexander
    Semenov, Serguey
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [15] An FPGA-Based Data Receiver for Digital IC Testing
    Huang, Wei-Chen
    Hou, Guan-Hao
    Huang, Jiun-Lang
    Kuo, Terry
    2019 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2019), 2019, : 25 - 30
  • [16] Design, simulation, implementation and testing of search and tracking modules for a FPGA-based GPS receiver
    Larosa, Facundo S.
    2019 X SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL), 2019, : 33 - 38
  • [17] Power Distribution System Design for a FPGA-based Ground-Penetrating Radar Receiver
    Yu Huimin
    Fang Guangyou
    2009 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), VOLS 1-7, 2009, : 2262 - 2265
  • [18] FPGA-based Rapid Prototyping Platform for MIMO-BICM Design Space Exploration
    Gimmler-Dumont, Christina
    Schlaefer, Philipp
    Wehn, Norbert
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [19] FPGA-Based MIMO System for Wireless Sensor Network
    El-Medany, Wael M.
    2009 IEEE INTERNATIONAL CONFERENCE ON SYSTEM OF SYSTEMS ENGINEERING SOSE 2009, 2009, : 220 - 224
  • [20] Design of a FPGA-Based NURBS Interpolator
    Zhao, Huan
    Zhu, Limin
    Xiong, Zhenhua
    Ding, Han
    INTELLIGENT ROBOTICS AND APPLICATIONS, PT II, 2011, 7102 : 477 - 486