Getting errors to catch themselves - Self-testing of VLSI circuits with built-in hardware

被引:18
|
作者
Das, SR [1 ]
机构
[1] Univ Ottawa, Fac Engn, Sch Informat Technol & Engn, Ottawa, ON K1N 6N5, Canada
[2] Troy State Univ Montgomery, Dept Comp & Informat Sci, Montgomery, AL 36103 USA
基金
加拿大自然科学与工程研究理事会;
关键词
built-in self-test (BIST); cores-based system-on-chip (SOC); module under test (MUT); scan test; signature analysis; space compaction; time compaction;
D O I
10.1109/TIM.2005.847352
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the electronics industry continues to grow, technology feature sizes continue to decrease, and complex systems and levels of integration continue to increase, the need for better and more effective methods of testing to ensure reliable operations of chips, the mainstay of today's all digital systems, is being increasingly felt. One obvious way to significantly improve the testability of digital VLSI circuits and save testing time is to use built-in self-testing (BIST), where the basic idea is to have the chip test itself. BIST is a design methodology that combines the concepts of built-in test (BIT) and self-test (ST) in one, termed BIST. This technique generates test patterns and evaluates test responses inside the chip system, and has been widely used in many commercial VLSI products with appreciable success. The subject paper endeavors to present a comprehensive overview of the general methodology of BIST from its various perspectives, and in the sequel attempts to relate its significance in the particular context of modern embedded cores-based system-on-chip (SOC) technology.
引用
下载
收藏
页码:941 / 955
页数:15
相关论文
共 50 条