Timing-driven routing for symmetrical-array-based FPGAs

被引:8
|
作者
Zhu, K [1 ]
Chang, YW [1 ]
Wong, DF [1 ]
机构
[1] Triscend Corp, Mt View, CA 94043 USA
关键词
D O I
10.1109/ICCD.1998.727132
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a timing-driven global router for symmetrical-array-based FPGAs. The routing resources in the symmetrical-array-based FPGAs consist of segments of various lengths. Researchers have shown that the number of segments, instead of wirelength, used by a net is the most critical factor in controlling routing delay in an FPGA. Thus, traditional measure of routing delay based on the geometric distance of a signal is not accurate. To consider wirelength and delay simultaneously, we study a model of timing-driven routing trees, arising from the special properties of FPGA routing architectures. We explore the complexity of the routing-tree problem and present efficient and effective approximation algorithms for the problem. Based on the solutions to the routing-tree problem, we present a global-routing algorithm which is able to utilize various routing segments with global consideration to meet the timing constraints. Experimental results on benchmark circuits show that our approach is promising.
引用
收藏
页码:628 / 633
页数:6
相关论文
共 50 条
  • [21] A proposal for routing-based timing-driven scan chain ordering
    Gupta, P
    Kahng, AB
    Mantik, S
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 339 - 343
  • [22] Towards Timing-Driven Routing: An Efficient Learning Based Geometric Approach
    Yang, Liying
    Sun, Guowei
    Ding, Hu
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [23] Timing-driven global routing with efficient buffer insertion
    Xu, JY
    Hong, XL
    Jing, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (11) : 3188 - 3195
  • [24] Timing-driven global routing with efficient buffer insertion
    Xu, JY
    Hong, XL
    Jing, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2449 - 2452
  • [25] Late Breaking Results: An Analytical Timing-Driven Placer for Heterogeneous FPGAs
    Lin, Zhifeng
    Xie, Yanyue
    Qian, Gang
    Wang, Sifei
    Yu, Jun
    Chen, Jianli
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [26] A new timing-driven multilayer MCM/IC routing algorithm
    Wang, DS
    Kuh, ES
    1997 IEEE MULTI-CHIP MODULE CONFERENCE - PROCEEDINGS, 1997, : 89 - 94
  • [27] RWRoute: An Open-source Timing-driven Router for Commercial FPGAs
    Zhou, Yun
    Maidee, Pongstorn
    Lavin, Chris
    Kaviani, Alireza
    Stroobandt, Dirk
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2022, 15 (01)
  • [28] A timing-constrained incremental routing algorithm for symmetrical FPGAs
    Raman, S
    Liu, CL
    Jones, LG
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 170 - 174
  • [29] TIMING-DRIVEN MULTICHIP MODULE ROUTING ALGORITHM WITH CROSSTALK CONSIDERATION
    Chang Yifeng Yang Yintang (Microelectronics Institute
    Journal of Electronics(China), 2006, (05) : 741 - 744
  • [30] TIMING-DRIVEN MULTICHIP MODULE ROUTING ALGORITHM WITH CROSSTALK CONSIDERATION
    Chang Yifeng Yang Yintang Microelectronics Institute Key Lab of Ministry of Education for WBG Semiconductor Materials and Devices Xidian University Xian China
    JournalofElectronics, 2006, (05) : 741 - 744