Architecture Design with STT-RAM: Opportunities and Challenges

被引:0
|
作者
Chi, Ping [1 ]
Li, Shuangchen [1 ]
Cheng, Yuanqing [1 ]
Lu, Yu [2 ]
Kang, Seung H. [2 ]
Xie, Yuan [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
[2] Qualcomm Inc, San Diego, CA USA
关键词
CACHE DESIGN; MEMORY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The emerging spin-transfer torque magnetic random-access memory (STT-RAM) has attracted a lot of interest from both academia and industry in recent years. It has been considered as a promising replacement of SRAM and DRAM in the cache and memory system design thanks to many advantages, including non-volatility, low leakage power, SRAM comparable read performance and read energy consumption, higher density than SRAM, better scalability than conventional CMOS technologies, and good CMOS compatibility. However, the disadvantages of STT-RAM, such as higher write energy and longer write latency than SRAM, also bring design challenges. This paper introduces state-of-the-art architectural approaches to adopt STT-RAM in the cache and memory system design by taking advantage of the opportunities brought by STT-RAM as well as overcoming the challenges.
引用
收藏
页码:109 / 114
页数:6
相关论文
共 50 条
  • [21] Spin-Hall Assisted STT-RAM Design and Discussion.
    Eken, E.
    Zhang, Y.
    Yan, B.
    Wu, W.
    Li, H.
    Chen, Y.
    2015 IEEE MAGNETICS CONFERENCE (INTERMAG), 2015,
  • [22] Exploring Applications of STT-RAM in GPU Architectures
    Liu, Xiaoxiao
    Mao, Mengjie
    Bi, Xiuyuan
    Li, Hai
    Chen, Yiran
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (01) : 238 - 249
  • [23] Synthesis and Analysis of STT-RAM Switching Characteristics
    Moin, Abdul Kadeer
    Sulochana, V
    Anurag
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 606 - 610
  • [24] Low Power Data-Aware STT-RAM based Hybrid Cache Architecture
    Imani, Mohsen
    Patil, Shruti
    Rosing, Tajana
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 88 - 94
  • [25] Efficient STT-RAM Last-Level-Cache Architecture to Replace DRAM Cache
    Hameed, Fazal
    Menard, Christian
    Castrillon, Jeronimo
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 141 - 151
  • [26] Approximation-Aware Multi-Level Cells STT-RAM Cache Architecture
    Sampaio, Felipe
    Shafique, Muhammad
    Zatt, Bruno
    Bampi, Sergio
    Henkel, Joerg
    2015 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES), 2015, : 79 - 88
  • [27] STT-RAM Cache Hierarchy With Multiretention MTJ Designs
    Sun, Zhenyu
    Bi, Xiuyuan
    Li, Hai
    Wong, Weng-Fai
    Zhu, Xiaochun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1281 - 1293
  • [28] The Prospect of STT-RAM Scaling From Readability Perspective
    Zhang, Yaojun
    Wen, Wujie
    Chen, Yiran
    IEEE TRANSACTIONS ON MAGNETICS, 2012, 48 (11) : 3035 - 3038
  • [29] STT-RAM Read Stability in DRAM Operating Region
    Kazama, H.
    Kawahara, T.
    2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
  • [30] Architecture and data migration methodology for L1 cache design with hybrid SRAM and volatile STT-RAM configuration
    Cheng, Wei-Kai
    Ciou, Yen-Heng
    Shen, Po-Yuan
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 42 : 191 - 199