Architecture Design with STT-RAM: Opportunities and Challenges

被引:0
|
作者
Chi, Ping [1 ]
Li, Shuangchen [1 ]
Cheng, Yuanqing [1 ]
Lu, Yu [2 ]
Kang, Seung H. [2 ]
Xie, Yuan [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
[2] Qualcomm Inc, San Diego, CA USA
关键词
CACHE DESIGN; MEMORY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The emerging spin-transfer torque magnetic random-access memory (STT-RAM) has attracted a lot of interest from both academia and industry in recent years. It has been considered as a promising replacement of SRAM and DRAM in the cache and memory system design thanks to many advantages, including non-volatility, low leakage power, SRAM comparable read performance and read energy consumption, higher density than SRAM, better scalability than conventional CMOS technologies, and good CMOS compatibility. However, the disadvantages of STT-RAM, such as higher write energy and longer write latency than SRAM, also bring design challenges. This paper introduces state-of-the-art architectural approaches to adopt STT-RAM in the cache and memory system design by taking advantage of the opportunities brought by STT-RAM as well as overcoming the challenges.
引用
收藏
页码:109 / 114
页数:6
相关论文
共 50 条
  • [1] A Design Guideline for Volatile STT-RAM with ECC and Scrubbing
    Kim, Namhyung
    Choi, Kiyoung
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 29 - 30
  • [2] An Efficient STT-RAM Last Level Cache Architecture for GPUs
    Samavatian, Mohammad Hossein
    Abbasitabar, Hamed
    Arjomand, Mohammad
    Sarbazi-Azad, Hamid
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [3] A Virtual Memory Architecture to Enhance STT-RAM Performance as Main Memory
    Ewais, Mohammad A.
    Omran, Mohamed A.
    Raafat, Andrew
    Alkabani, Yousra
    2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,
  • [4] Spin-Hall Assisted STT-RAM Design and Discussion
    Eken, Enes
    Bayram, Ismail
    Zhang, Yaojun
    Yan, Bonan
    Wu, Wenqing
    Li, Hai
    Chen, Yiran
    PROCEEDINGS OF THE 18TH ACM/IEEE SYSTEM LEVEL INTERCONNECT PREDICTION 2016 WORKSHOP (SLIP '16), 2016,
  • [5] Persistent and Nonpersistent Error Optimization for STT-RAM Cell Design
    Zhang, Yaojun
    Yan, Bonan
    Wang, Xiaobin
    Chen, Yiran
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (07) : 1181 - 1192
  • [6] Designing Scratchpad Memory Architecture with Emerging STT-RAM Memory Technologies
    Wang, Peng
    Sun, Guangyu
    Wang, Tao
    Xie, Yuan
    Cong, Jason
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1244 - 1247
  • [7] DASCA: Dead Write Prediction Assisted STT-RAM Cache Architecture
    Ahn, Junwhan
    Yoo, Sungjoo
    Choi, Kiyoung
    2014 20TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA-20), 2014, : 25 - 36
  • [8] Enhancing the Lifetime of STT-RAM by IFTRP
    Priya, Bhukya Krishna
    Naick, Bhukya Krishna
    Ramasubramanian, N.
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):
  • [9] STT-RAM Cell Design Considering CMOS and MTJ Temperature Dependence
    Bi, Xiuyuan
    Li, Hai
    Wang, Xiaobin
    IEEE TRANSACTIONS ON MAGNETICS, 2012, 48 (11) : 3821 - 3824
  • [10] Volatile STT-RAM Scratchpad Design and Data Allocation for Low Energy
    Rodriguez, Gabriel
    Tourino, Juan
    Kandemir, Mahmut T.
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2014, 11 (04)