Decimal Engine for Energy-Efficient Multicore Processors

被引:0
|
作者
Nannarelli, Alberto [1 ]
机构
[1] Tech Univ Denmark, DTU Compute, Lyngby, Denmark
关键词
FLOATING-POINT; IMPLEMENTATION; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prior work demonstrated the use of specialized processors, or accelerators, be energy-efficient for binary floatingpoint (BFP) division and square root, and for decimal floatingpoint (DFP) operations. In the dark silicon era, where not all the circuits on the die can be powered simultaneously, we propose a hybrid BFP/DFP engine to perform BFP division and DFP addition, multiplication and division. The main purpose of this engine is to offload the binary floating-point units for this type of operations and reduce the latency for decimal operations, and power and temperature for the whole die.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] RESULTS OF NASAS ENERGY-EFFICIENT ENGINE PROGRAM
    CIEPLUCH, CC
    DAVIS, DY
    GRAY, DE
    JOURNAL OF PROPULSION AND POWER, 1987, 3 (06) : 560 - 568
  • [32] An Energy-Efficient Memory Hierarchy for Multi-Issue Processors
    Jost, Tiago
    Nazar, Gabriel
    Carro, Luigi
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 368 - 373
  • [33] An Efficient Dynamic Energy-Aware Application Mapping Algorithm for Multicore Processors
    Xu, Thomas Canhao
    Leppanen, Ville
    2016 SIXTH INTERNATIONAL CONFERENCE ON DIGITAL INFORMATION PROCESSING AND COMMUNICATIONS (ICDIPC), 2016, : 119 - 124
  • [34] Energy-efficient instruction dispatch buffer design for superscalar processors
    Kucuk, G
    Ghose, K
    Ponomarev, DV
    Kogge, PM
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 237 - 242
  • [35] Evaluation of Energy-Efficient Cluster Server using Embedded Processors
    Kato, Jun
    Fujita, Hajime
    Ishikawa, Yutaka
    FIRST INTERNATIONAL WORKSHOP ON SOFTWARE TECHNOLOGIES FOR FUTURE DEPENDABLE DISTRIBUTED SYSTEMS, PROCEEDINGS, 2009, : 106 - 111
  • [36] Loop Instruction Caching for Energy-Efficient Embedded Multitasking Processors
    Gu, Ji
    Ishihara, Tohru
    Lee, Kyungsoo
    2012 IEEE 10TH SYMPOSIUM ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA (ESTIMEDIA), 2012, : 97 - 106
  • [37] An energy-efficient partitioned instruction cache architecture for embedded processors
    Kim, CH
    Chung, SW
    Jhon, CS
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (04): : 1450 - 1458
  • [38] Energy-efficient Mechanisms for Managing Thread Context in Throughput Processors
    Gebhart, Mark
    Johnson, Daniel R.
    Tarjan, David
    Keckler, Stephen W.
    Dally, William J.
    Lindholm, Erik
    Skadron, Kevin
    ISCA 2011: PROCEEDINGS OF THE 38TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2011, : 235 - 246
  • [39] On Efficient Posting List Intersection with Multicore Processors
    Tatikonda, Shirish
    Junqueira, Flavio
    Barla Cambazoglu, B.
    Plachouras, Vassilis
    PROCEEDINGS 32ND ANNUAL INTERNATIONAL ACM SIGIR CONFERENCE ON RESEARCH AND DEVELOPMENT IN INFORMATION RETRIEVAL, 2009, : 738 - 739
  • [40] A Method for Efficient Radiation Hardening of Multicore Processors
    Ballast, Jon
    Amort, Tony
    Cabanas-Holmen, Manuel
    Cannon, Ethan H.
    Brees, Roger
    Neathery, Charles
    Fischer, Steve
    Snapp, Warren
    2015 IEEE AEROSPACE CONFERENCE, 2015,