Excess loop delay in continuous-time delta-sigma modulators

被引:217
|
作者
Cherry, JA [1 ]
Snelgrove, WM [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
关键词
delta-sigma modulation;
D O I
10.1109/82.755409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Continuous-time (CT) delta-sigma modulators (Delta Sigma M's) suffer from a problem not seen in discrete-time (DT) designs, that of excess loop delay: nonzero delay between the quantizer clock edge and the time when a change in output bit is seen at the feedback point in the modulator. This paper analytically shows how such delay affects the equivalence between the CT modulator loop filter and its DT counterpart. The effect of this delay on modulator dynamic range is studied through simulation for the standard double-integration (low pass) CT modulator and its equivalent fourth-order f(s)/4 band pass circuit. For the first time, the results are extended to higher order low-pass and bandpass designs, as well as multibit designs. Methods for alleviating the performance loss caused by excess loop delay are also discussed.
引用
收藏
页码:376 / 389
页数:14
相关论文
共 50 条
  • [41] Degradation of Alias Rejection in Continuous-Time Delta-Sigma Modulators by Weak Loop-Filter Nonlinearities
    Manivannan, Saravana
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3207 - 3215
  • [42] Excess loop delay cancellation in sigma–delta modulators
    Mohamad Mahdi Deilam Salehi
    Hosein Miyar Naimi
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 245 - 254
  • [43] Fast clock-jitter simulation in continuous-time Delta-Sigma modulators
    Benabes, P
    Kielbasa, R
    IMTC/2001: PROCEEDINGS OF THE 18TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3: REDISCOVERING MEASUREMENT IN THE AGE OF INFORMATICS, 2001, : 1587 - 1590
  • [44] Fundamental limitations of continuous-time delta-sigma modulators due to clock jitter
    Reddy, Karthikeyan
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (10) : 2184 - 2194
  • [45] A Self Calibration Technique for Tunable Continuous-Time Bandpass Delta-Sigma Modulators
    Afifi, Mohamed
    Shahein, Ahmed
    Maurer, Michael
    Keller, Matthias
    Manoli, Yiannos
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [46] Analysis of single-event effects in continuous-time Delta-Sigma modulators
    Leuciuc, A
    Zhao, B
    Tian, Y
    Sun, JH
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) : 3519 - 3524
  • [47] Automatic Tuning of Time Constants in Single Bit Continuous-Time Delta-Sigma Modulators
    Saxena, Saurabh
    Sankar, Prabu
    Pavan, Shanthi
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2257 - 2260
  • [48] Hierarchical statistical analysis of performance variation for continuous-time delta-sigma modulators
    Tang, Hua
    VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 37 - 41
  • [49] Approaches to the Implementation of Noise-Coupling in Continuous-Time Delta-Sigma Modulators
    Ding, Chongjun
    Manoli, Yiannos
    Keller, Matthias
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1047 - 1050
  • [50] Fundamental limitations of continuous-time delta-sigma modulators due to clock jitter
    Reddy, Karthikeyan
    Pavan, Shanthi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2021 - +