Power-Delay Product Minimization in High-Performance Fixed-Width Multiplier

被引:0
|
作者
Kumar, G. Ganesh [1 ]
Sahoo, Subhendu K. [1 ]
机构
[1] BITS Pilani, Dept Elect & Elect Engn, Hyderabad Campus, Pilani 500078, Rajasthan, India
关键词
Fixed-width multiplier; Baugh-Wooley array multiplier; carry-save adder and Brent-Kung adder; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a parallel fixed-width multiplier design that receive two n-bit numbers and produce a n-bit product. To design the proposed fixed-width multiplier, three multiplication modules are used that can work as independent smaller-precision multiplications. In order to add the outputs of the multiplication modules, carry save adder and Brent-Kung adder is used which can further improve the performance of the design. Implementation results demonstrate that the proposed fixed-width multiplier with parallel multiplication modules achieve significant improvement in delay and power-delay product when compared with previous architectures.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Power-delay product minimization in high-performance 64-bit carry-select adders
    Nève, A
    Schettler, H
    Ludwig, T
    Flandre, D
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) : 235 - 244
  • [2] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
  • [3] Fixed-width multiplier for DSP application
    Jou, SJ
    Wang, HH
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 318 - 322
  • [4] Proposal for an Efficient Reconfigurable Fixed-Width Multiplier
    Sudhakar, Aswathy
    Gokila, D.
    [J]. RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 79 - +
  • [5] Fixed-Width Multiplier with Simple Compensation Bias
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    [J]. 2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 395 - 402
  • [6] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
  • [7] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [8] A Survey Paper on Modern Technologies in Fixed-Width Multiplier
    Rubia, Jency J.
    Kumar, Sathish G. A.
    [J]. 2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [9] Design of Error-Compensated Fixed-Width Multiplier
    Junghare, Aniket V.
    Keote, Rashmi S.
    Karule, P. T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1675 - 1678
  • [10] A Probabilistic Prediction Based Fixed-Width Booth Multiplier
    He, Yajuan
    Yi, Xilin
    Ma, Bin
    Zhang, Ziji
    Zhang, Bo
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 321 - 324