共 50 条
- [2] Design of low power fixed-width multiplier with row bypassing [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
- [3] Fixed-width multiplier for DSP application [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 318 - 322
- [4] Proposal for an Efficient Reconfigurable Fixed-Width Multiplier [J]. RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 79 - +
- [5] Fixed-Width Multiplier with Simple Compensation Bias [J]. 2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 395 - 402
- [6] Fixed-Width Group CSD Multiplier Design [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
- [7] Low error fixed-width modified booth multiplier [J]. 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
- [8] A Survey Paper on Modern Technologies in Fixed-Width Multiplier [J]. 2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
- [9] Design of Error-Compensated Fixed-Width Multiplier [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1675 - 1678
- [10] A Probabilistic Prediction Based Fixed-Width Booth Multiplier [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 321 - 324