A new class of sequential circuits with acyclic test generation complexity

被引:0
|
作者
Ooi, Chia Yee [1 ]
Fujiwara, Hideo [1 ]
机构
[1] Nara Inst Sci & Technol, Grad Sch Informat Sci, Nara 6300192, Japan
关键词
acyclic test generation; design-for-test; sequential circuits; test generation complexity;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper introduces a new class of sequential circuits called acyclically testable sequential circuits which is wider than the class of acyclic sequential circuits but whose test generation complexity is equivalent to that of the acyclic sequential circuits. We also present a test generation procedure for acyclically testable sequential circuits and elaborate a design-for-test (DFT) method to augment an arbitrary sequential circuit into an acyclically testable sequential circuit. Since the class of acyclically testable sequential circuits is larger than the class of acycliic sequential circuits, the DFT method results in lower area overhead than the partial scan method and still achieves complete fault efficiency. Besides, we show through experiment that the proposed method contributes to lower test application time compared to partial scan method. Moreover, the proposed method allows at-speed testing while the partial scan method does not.
引用
收藏
页码:425 / 431
页数:7
相关论文
共 50 条
  • [1] A new class of sequential circuits with combinational test generation complexity
    Fujiwara, H
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (09) : 895 - 905
  • [2] An extended class of sequential circuits with combinational test generation complexity
    Inoue, M
    Jinno, C
    Fujiwara, H
    [J]. ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 200 - 205
  • [3] Test generation for acyclic sequential circuits with hold registers
    Inoue, T
    Das, DK
    Sano, C
    Mihara, T
    Fujiwara, H
    [J]. ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 550 - 556
  • [4] One More Class of Sequential Circuits having Combinational Test Generation Complexity
    Das, Debesh Kumar
    Fujiwara, Hideo
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (03): : 321 - 327
  • [5] One More Class of Sequential Circuits having Combinational Test Generation Complexity
    Debesh Kumar Das
    Hideo Fujiwara
    [J]. Journal of Electronic Testing, 2015, 31 : 321 - 327
  • [6] Combinational automatic test pattern generation for acyclic sequential circuits
    Kim, YC
    Agrawal, VD
    Saluja, KK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 948 - 956
  • [7] Combinational test generation for various classes of acyclic sequential circuits
    Kim, YC
    Agrawal, VD
    Saluja, KK
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1078 - 1087
  • [8] Combinational Test Generation for Transition Faults in Acyclic Sequential Circuits
    Shi Hui
    Ran Feng
    Zhang Jinyi
    [J]. 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 398 - 402
  • [9] Max-testable class of sequential circuits having combinational test generation complexity
    Das, DK
    Inoue, T
    Chakraborty, S
    Fujiwara, H
    [J]. 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 342 - 347
  • [10] A class of sequential circuits with combinational test generation complexity under single-fault assumption
    Inoue, M
    Gizdarski, E
    Fujiwara, H
    [J]. PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 398 - 403