65-nm CMOS low-energy RNS modular multiplier for elliptic-curve cryptography

被引:4
|
作者
Asif, Shahzad [1 ]
Andersson, Oskar [2 ]
Rodrigues, Joachim [2 ]
Kong, Yinan [1 ]
机构
[1] Macquarie Univ, Dept Engn, Sydney, NSW, Australia
[2] Lund Univ, Dept Elect & Informat Technol, Lund, Sweden
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2018年 / 12卷 / 02期
关键词
public key cryptography; residue number systems; multiplying circuits; CMOS logic circuits; 65-nm CMOS low-energy RNS modular multiplier; elliptic-curve cryptography algorithm; modular multiplication; Rivest-Shamir-Adleman cryptography algorithm; elliptic curve point multiplication; modular exponentiation; Chinese remainder theorem; residue number system; 40-channel RNS moduli-set; short-channel width; ASIC; energy dissipation; low-voltage ECC; energy-efficient ECC; MONTGOMERY EXPONENTIATION; PARALLEL; CRYPTOSYSTEMS; ALGORITHM; RSA;
D O I
10.1049/iet-cdt.2017.0017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Modular multiplication (MM) is the main operation in cryptography algorithms such as elliptic-curve cryptography (ECC) and Rivest-Shamir-Adleman, where repeated MM is used to perform elliptic curve point multiplication and modular exponentiation, respectively. The algorithm for the proposed architecture is derived from the Chinese remainder theorem and performs MM completely within a residue number system (RNS). Moreover, a 40-channel RNS moduli-set is proposed for this architecture to benefit from the short-channel width of the RNS moduli-set. The throughput of the architecture is enhanced by pipelining and pre-computations. The proposed architecture is fabricated as an ASIC using 65-nm CMOS technology. The measurement results are obtained for energy dissipation at different voltage levels from 0.43 to 1.25V. The maximum throughput of the proposed design is 1037Mbps while operating at a frequency of 162MHz with an energy dissipation of 48nJ. The proposed architecture enables the construction of low-voltage and energy-efficient ECCs.
引用
收藏
页码:62 / 67
页数:6
相关论文
共 50 条
  • [21] Energy Efficient Programmable MIMO Decoder Accelerator Chip in 65-nm CMOS
    Mohamed, Mohamed I. A.
    Mohammed, Karim
    Daneshrad, Babak
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (07) : 1481 - 1490
  • [22] A universal low-noise analog receiver baseband in 65-nm CMOS
    Tekin, Ahmet
    Elwan, Hassan
    Pedrotti, Kenneth
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 65 (02) : 225 - 238
  • [23] A universal low-noise analog receiver baseband in 65-nm CMOS
    Ahmet Tekin
    Hassan Elwan
    Kenneth Pedrotti
    [J]. Analog Integrated Circuits and Signal Processing, 2010, 65 : 225 - 238
  • [24] Low-power Comparator in 65-nm CMOS with reduced delay time
    Tohidi, Mohammad
    Madsen, Jens K.
    Heck, Martijn J. R.
    Moradi, Farshad
    [J]. 23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 736 - 739
  • [25] A Compact and Low Power Bandpass Amplifier for Low Bandwidth Signal Applications in 65-nm CMOS
    Noshahr, Fereidoon Hashemi
    Sawan, Mohamad
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [26] A Performance-Aware Low-Quiescent Headphone Amplifier in 65-nm CMOS
    Xiao, Fei
    Chan, Pak Kwong
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 505 - 516
  • [27] A Compact Low-Power Driver Array for VCSELs in 65-nm CMOS Technology
    Zeng, Zhiyao
    Sun, Kexu
    Wang, Guanhua
    Zhang, Tao
    Kulis, Szymon
    Gui, Ping
    Moreira, Paulo
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (06) : 1599 - 1604
  • [28] A Low-Power ΣΔ ADC Optimized for GSM/EDGE Standard in 65-nm CMOS
    Fakhoury, Hussein
    Jabbour, Chadi
    Khushk, Hasham
    Van-Tam Nguyen
    Loumeau, Patrick
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1109 - 1112
  • [29] A LOW-VOLTAGE VARACTORLESS LC-VCO IN 65-NM CMOS TECHNOLOGY
    Lee, Hui Dong
    Jung, Jong Ho
    Lee, Kwang Chun
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2013, 55 (02) : 245 - 247
  • [30] A 6.3nJ/op low energy 160-bit modulo-multiplier for elliptic curve cryptography processor
    Kim, Hyejung
    Kim, Yongsang
    Yoo, Hoi-Jun
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3310 - 3313