65-nm CMOS low-energy RNS modular multiplier for elliptic-curve cryptography

被引:4
|
作者
Asif, Shahzad [1 ]
Andersson, Oskar [2 ]
Rodrigues, Joachim [2 ]
Kong, Yinan [1 ]
机构
[1] Macquarie Univ, Dept Engn, Sydney, NSW, Australia
[2] Lund Univ, Dept Elect & Informat Technol, Lund, Sweden
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2018年 / 12卷 / 02期
关键词
public key cryptography; residue number systems; multiplying circuits; CMOS logic circuits; 65-nm CMOS low-energy RNS modular multiplier; elliptic-curve cryptography algorithm; modular multiplication; Rivest-Shamir-Adleman cryptography algorithm; elliptic curve point multiplication; modular exponentiation; Chinese remainder theorem; residue number system; 40-channel RNS moduli-set; short-channel width; ASIC; energy dissipation; low-voltage ECC; energy-efficient ECC; MONTGOMERY EXPONENTIATION; PARALLEL; CRYPTOSYSTEMS; ALGORITHM; RSA;
D O I
10.1049/iet-cdt.2017.0017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Modular multiplication (MM) is the main operation in cryptography algorithms such as elliptic-curve cryptography (ECC) and Rivest-Shamir-Adleman, where repeated MM is used to perform elliptic curve point multiplication and modular exponentiation, respectively. The algorithm for the proposed architecture is derived from the Chinese remainder theorem and performs MM completely within a residue number system (RNS). Moreover, a 40-channel RNS moduli-set is proposed for this architecture to benefit from the short-channel width of the RNS moduli-set. The throughput of the architecture is enhanced by pipelining and pre-computations. The proposed architecture is fabricated as an ASIC using 65-nm CMOS technology. The measurement results are obtained for energy dissipation at different voltage levels from 0.43 to 1.25V. The maximum throughput of the proposed design is 1037Mbps while operating at a frequency of 162MHz with an energy dissipation of 48nJ. The proposed architecture enables the construction of low-voltage and energy-efficient ECCs.
引用
收藏
页码:62 / 67
页数:6
相关论文
共 50 条
  • [1] 65-nm CMOS low-energy RNS modular multiplier for elliptic-curve cryptography
    [J]. Asif, Shahzad (shahzad.asif@mq.edu.au), 2018, John Wiley and Sons Inc (12):
  • [2] A low-power and low-energy flexible GF(p) elliptic-curve cryptography processor
    Ahmadi, Hamid Reza
    Afzali-Kusha, Ali
    [J]. JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2010, 11 (09): : 724 - 736
  • [3] A low-power and low-energy flexible GF(p) elliptic-curve cryptography processor
    Hamid Reza AHMADI
    Ali AFZALI-KUSHA
    [J]. Frontiers of Information Technology & Electronic Engineering, 2010, (09) : 724 - 736
  • [4] A low-power and low-energy flexible GF(p) elliptic-curve cryptography processor
    Hamid Reza Ahmadi
    Ali Afzali-Kusha
    [J]. Journal of Zhejiang University SCIENCE C, 2010, 11 : 724 - 736
  • [5] Cache Sizing for Low-Energy Elliptic Curve Cryptography
    Piovezan, Felipe
    Crocomo, Tarcisio E. M.
    dos Santos, Luiz C. V.
    [J]. 2016 29TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2016,
  • [6] Elliptic-curve cryptography for wireless sensor network nodes without hardware multiplier support
    Gulen, Utku
    Baktir, Selcuk
    [J]. SECURITY AND COMMUNICATION NETWORKS, 2016, 9 (18) : 4992 - 5002
  • [7] A power-optimized low-energy elliptic-curve crypto-processor
    Ahmadi, Hamid Reza
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (23): : 1752 - 1759
  • [8] Embedded Software Design of Scalable Low-Area Elliptic-Curve Cryptography
    Hassan, Mohamed N.
    Benaissa, Mohammed
    [J]. IEEE EMBEDDED SYSTEMS LETTERS, 2009, 1 (02) : 42 - 45
  • [9] A Novel Low-Area Point Multiplication Architecture for Elliptic-Curve Cryptography
    Rashid, Muhammad
    Hazzazi, Mohammad Mazyad
    Khan, Sikandar Zulqarnain
    Alharbi, Adel R.
    Sajid, Asher
    Aljaedi, Amer
    [J]. ELECTRONICS, 2021, 10 (21)
  • [10] Highly Parallel Modular Multiplier for Elliptic Curve Cryptography in Residue Number System
    Asif, Shahzad
    Kong, Yinan
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (03) : 1027 - 1051