An Efficient Built-in Self-Repair Scheme for Area Reduction

被引:0
|
作者
Cho, Keewon [1 ]
Lee, Young-woo [1 ]
Seo, Sungyoul [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
关键词
built-in self-repair (BISR); built-in redundancy analysis (BIRA); optimal repair rate; area overhead;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As memory densities have drastically increased, memory faults have become the major factor of the decline in the yield. One powerful solution is built-in redundancy analysis (BIRA) which repairs faulty cells with spare lines. However, area overhead of BIRA should be carefully considered because a chip area is limited. In order to maximize the yield and minimize area overhead simultaneously, this paper proposes an efficient built-in self-repair (BISR) scheme. The proposed scheme performs the memory test process twice, so that faulty addresses can be stored efficiently. Experimental results show that the proposed BIRA can obtain optimal repair rate with very small area overhead.
引用
下载
收藏
页码:105 / 106
页数:2
相关论文
共 50 条
  • [41] A shared built-in self-repair analysis for multiple embedded memories
    Ohtani, J
    Ooishi, T
    Kawagoe, T
    Niiro, M
    Maruta, M
    Hidaka, H
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 187 - 190
  • [42] BOARD-LEVEL BUILT-IN SELF-REPAIR METHOD OF RAM
    Dou Yanjie Zhan Huiqin Chen Yakun Shang Hongliang Department of Automation Engineering Univevsity of Electronic Science and Technology of China Chengdu China
    Journal of Electronics(China), 2012, 29(Z1) (China) : 128 - 131
  • [43] BOARD-LEVEL BUILT-IN SELF-REPAIR METHOD OF RAM
    Dou Yanjie Zhan Huiqin Chen Yakun Shang Hongliang (Department of Automation Engineering
    Journal of Electronics(China), 2012, (Z1) : 128 - 131
  • [44] Dynamic data-bit memory built-in self-repair
    Nicolaidis, M
    Achouri, N
    Boutobza, S
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 588 - 594
  • [45] Memory Built-In Self-Repair Planning Framework for RAMs in SoCs
    Hou, Chih-Sheng
    Li, Jin-Fu
    Tseng, Tsu-Wei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1731 - 1743
  • [46] RESTRUCTURING OF SQUARE PROCESSOR ARRAYS BY BUILT-IN SELF-REPAIR CIRCUIT
    MAZUMDER, P
    JIH, YS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (09) : 1255 - 1265
  • [47] A Built-In Self-Repair Method for RAMs in Mesh-Based NoCs
    Liu, Hsiang-Ning
    Huang, Yu-Jen
    Li, Jin-Fu
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 259 - 262
  • [48] TSV Built-In Self-Repair Architecture for Lifespan Reliability Enhancement of HBM
    Han, Donghyun
    Won, Duyeon
    Kim, Sunghoon
    Kang, Sungho
    IEEE TRANSACTIONS ON RELIABILITY, 2024,
  • [49] Memory built-in self-repair method based on address partitioning strategy
    Yu, Yang
    Li, Jia-Ming
    Qiao, Li-Yan
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2010, 38 (2A): : 169 - 173
  • [50] Online TSV Health Monitoring and Built-in Self-Repair to Overcome Aging
    Serafy, Caleb
    Srivastava, Ankur
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 224 - 229