GPU-based DVB-S2 LDPC decoder with high throughput and fast error floor detection

被引:22
|
作者
Falcao, G. [1 ,2 ]
Andrade, J. [1 ,2 ]
Silva, V. [1 ,2 ]
Sousa, L. [3 ,4 ]
机构
[1] Univ Coimbra, Dept Elect & Comp Engn, P-3030290 Coimbra, Portugal
[2] Polo II Univ Coimbra, Inst Telecomunicacoes, P-3030290 Coimbra, Portugal
[3] Univ Tecn Lisboa, Dept Elect & Comp Engn, Inst Super Tecn, P-1000029 Lisbon, Portugal
[4] INESC ID, P-1000029 Lisbon, Portugal
关键词
D O I
10.1049/el.2011.0201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new strategy is proposed for implementing computationally intensive high-throughput decoders based on the long length irregular LDPC codes adopted in the DVB-S2 standard. It is supported on manycore graphics processing unit (GPU) architectures, for performing parallel multi-threaded decoding of multiple codewords with reduced accesses to global memory. This novel approach is flexible and scalable, and achieves throughputs superior to the 90 Mbit/s required by the DVB-S2 standard, while at the same time it improves error-correcting performances such as BER and error floors regarding conventional VLSI-based decoders.
引用
收藏
页码:542 / 543
页数:2
相关论文
共 50 条
  • [31] Scaling the Fast x86 DVB-S2 Decoder to 1 Gbps
    Grayver, Eugene
    2019 IEEE AEROSPACE CONFERENCE, 2019,
  • [32] Design methodology for a high performance robust DVB-S2 decoder implementation
    Berthelot, Florent
    Charot, Francois
    Wagner, Charles
    Wolinski, Christophe
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 667 - 674
  • [33] REAL-TIME DVB-S2 LDPC DECODING ON MANY-CORE GPU ACCELERATORS
    Falcao, Gabriel
    Andrade, Joao
    Silva, Vitor
    Sousa, Leonel
    2011 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2011, : 1685 - 1688
  • [34] <bold>Design of High Throughput GPU-Based Platform for Decoding of </bold>LDPC Codes
    Chang, Yang-Lang
    Chang, Cheng-Chun
    Huang, Min-Yu
    Huang, Bormin
    SATELLITE DATA COMPRESSION, COMMUNICATIONS, AND PROCESSING VI, 2010, 7810
  • [35] Scalable High-Throughput and Low-Latency DVB-S2(x) LDPC Decoders on SIMD Devices
    Le Gal, Bertrand
    IEEE OPEN JOURNAL OF THE COMMUNICATIONS SOCIETY, 2024, 5 : 7216 - 7227
  • [36] Modified Scaled Min Sum LDPC Decoder DVB-S2/S2X/T2
    Tadros, Fady
    Eisa, Saleh
    Issa, Hanady H.
    Shehata, Khaled
    2018 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2018, : 172 - 175
  • [37] Performance analysis of substituting DVB-S2 LDPC code for DVB-T error control coding system
    Jokela, Tero
    2008 IEEE INTERNATIONAL SYMPOSIUM ON BROADBAND MULTIMEDIA SYSTEMS AND BROADCASTING, 2008, : 400 - 404
  • [38] Efficient encoding architecture for LDPC code based on DVB-S2 standard
    Lan Y.
    Yang H.
    Lin Y.
    Yang, Haigang (yanghg@mail.ie.ac.cn), 1781, Science Press (38): : 1781 - 1787
  • [39] An LDPC Encoder Architecture With Up to 47.5 Gbps Throughput for DVB-S2/S2X Standards
    Liu, Decai
    Luo, Yanfei
    Li, Yunfeng
    Wang, Zhijie
    Li, Zhengxuan
    Zhang, Qianwu
    Zhang, Junjie
    Li, Yingchun
    IEEE ACCESS, 2022, 10 : 19022 - 19032
  • [40] HIGH-SPEED CONFLICT-FREE LAYERED LDPC DECODER FOR THE DVB-S2,-T2 AND-C2 STANDARDS
    Marchand, C.
    Conde-Canencia, L.
    Boutillon, E.
    2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 118 - 123