Fast Algorithm and VLSI Architecture of Rate Distortion Optimization in H.265/HEVC

被引:16
|
作者
Sun, Heming [1 ]
Zhou, Dajiang [1 ]
Hu, Landan [2 ]
Kimura, Shinji [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Kitakyushu, Fukuoka 8080135, Japan
[2] Shanghai Jiao Tong Univ, Sch Elect Informat & Elect Engn, Shanghai 200240, Peoples R China
关键词
Encoding; high efficiency video coding (HEVC); rate distortion optimization (RDO); video coding; VIDEO CODING HEVC; MODE DECISION; COMPLEXITY; H.264/AVC; RDO;
D O I
10.1109/TMM.2017.2700629
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In H.265/high efficiency video coding (HEVC) encoding, rate distortion optimization (RDO) is an important cost function for mode decision and coding structure decision. Despite being near-optimum in terms of coding efficiency, RDO suffers from a high complexity. To address this problem, this paper presents a fast RDO algorithm and its very large scale implementation (VLSI) for both intra-and inter-frame coding. The proposed algorithm employs a quantization-free framework that significantly reduces the complexity for rate and distortion optimization. Meanwhile, it maintains a low degradation of coding efficiency by taking the syntax element organization and probability model of HEVC into consideration. The algorithm is also designed with hardware architecture in mind to support an efficient VLSI implementation. When implemented in the HEVC test model, the proposed algorithm achieves 62% RDO time reduction with 1.85% coding efficiency loss for the "all-intra" configuration. The hardware implementation achieves 1.6 x higher normalized throughput relative to previous works, and it can support a throughput of 8k@30fps (for four fine-processed modes per prediction unit) with 256 k logic gates when working at 200 MHz.
引用
下载
收藏
页码:2375 / 2390
页数:16
相关论文
共 50 条
  • [21] Low Power Motion Estimation Algorithm and Architecture of HEVC/H.265 for Consumer Applications
    Singh, Karam
    Ahamed, Shaik Rafi
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (03) : 267 - 275
  • [22] Flexible Architecture Design for H.265/HEVC Inverse Transform
    Grzegorz Pastuszak
    Circuits, Systems, and Signal Processing, 2015, 34 : 1931 - 1945
  • [23] TEMPORAL DISTORTION COSTS FOR SAMPLE ADAPTIVE OFFSET IN H.265/HEVC
    Chang, Yao-Jen
    Tsai, Pei-Hsuan
    Lin, Chun-Lung
    2016 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2016, : 4225 - 4229
  • [24] An Efficient Rate-Distortion Optimization Method for Low-Delay Configuration in H.265/HEVC Based on Temporal Layer Rate and Distortion Dependence
    Yang, Kaifang
    Gong, Yanchao
    Ma, Miao
    Wu, Hong Ren
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2019, 29 (04) : 1230 - 1236
  • [25] High-speed implementation of rate-distortion optimised quantisation for H.265/HEVC
    He, Jing
    Yang, Fuzheng
    Zhou, Yicong
    IET IMAGE PROCESSING, 2015, 9 (08) : 652 - 661
  • [26] Flexible Architecture Design for H.265/HEVC Inverse Transform
    Pastuszak, Grzegorz
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (06) : 1931 - 1945
  • [27] A Fast CTU Depth Selection Algorithm for H.265/HEVC Based on Machine Learning
    Xu, Chenrui
    Liu, Pengyu
    Wu, Yueying
    Jia, Kebin
    Dong, Wanqing
    2018 IEEE 3RD INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP), 2018, : 154 - 161
  • [28] A Perceptual Quality Metric Based Rate-Quality Optimization of H.265/HEVC
    Yu, Yang
    Zhou, Yun
    Wang, Huiqi
    Tu, Qin
    Men, Aidong
    2014 INTERNATIONAL SYMPOSIUM ON WIRELESS PERSONAL MULTIMEDIA COMMUNICATIONS (WPMC), 2014, : 12 - 17
  • [29] Accurate, Non-integer Bit Estimation for H.265/HEVC and H.264/AVC Rate-Distortion Optimization
    Im, Sio Kei
    Ghandi, Mohammad Mandi
    Chan, Ka Hou
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INTELLIGENT COMMUNICATION, 2015, 16 : 299 - 302
  • [30] A Hybrid Motion Estimation Search Algorithm for HEVC/H.265
    Gogoi, Sushanta
    Peesapati, Rangababu
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 129 - 132