A genetic local search hybrid architecture for VLSI circuit partitioning

被引:0
|
作者
Coe, S [1 ]
Areibi, S [1 ]
Moussa, M [1 ]
机构
[1] Univ Guelph, Sch Engn, Guelph, ON N1G 2W1, Canada
关键词
FPGA; hardware accelerator; memetic algorithm; handel-C;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
During the last decade, the complexity and size of circuits have been rapidly increasing, placing a stressing demand on industry for faster and more efficient CAD tools for VLSI design. One major problem is the computational requirements for optimizing the place and route operations of a VLSI circuit. Thus, this paper investigates the feasibility of using Reconfigurable Computing platforms to improve the performance of CAD optimization algorithms for the. VLSI circuit partitioning problem. The proposed Reconfigurable Computing Genetic Algorithm architecture achieved a five times speedup over conventional software implementation while maintaining 88% solution quality. Furthermore, a Reconfigurable computing based Hybrid Algorithm improved upon this solution while using a fraction of the execution time required by the conventional software based approaches.
引用
收藏
页码:253 / 256
页数:4
相关论文
共 50 条
  • [21] Optimization of Hybrid and Local Search Algorithms for Standard Cell Placement in VLSI Design
    Bunglowala, Aaqull
    Singhi, B. M.
    Verma, Ajay
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 826 - +
  • [22] Genetic local search the graph partitioning problem under cardinality constraints
    Yu. A. Kochetov
    A. V. Plyasunov
    Computational Mathematics and Mathematical Physics, 2012, 52 : 157 - 167
  • [23] Genetic local search the graph partitioning problem under cardinality constraints
    Kochetov, Yu. A.
    Plyasunov, A. V.
    COMPUTATIONAL MATHEMATICS AND MATHEMATICAL PHYSICS, 2012, 52 (01) : 157 - 167
  • [24] VLSI partitioning method based on genetic algorithms
    Wang, Xiaogang
    Wu, Fuwei
    Li, Tie
    Tao, Linsheng
    Gan, Junren
    Jisuanji Gongcheng/Computer Engineering, 2002, 28 (02):
  • [25] Optimized circuit architecture for VLSI ROTOR processors
    Pullia, A
    Gatti, E
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (03) : 455 - 460
  • [26] Performance of hybrid genetic algorithms incorporating local search
    Elmihoub, T
    Hopgood, AA
    Nolle, L
    Battersby, A
    ESM'2004: 18TH EUROPEAN SIMULATION MULTICONFERENCE: NETWORKED SIMULATIONS AND SIMULATED NETWORKS, 2004, : 154 - 160
  • [27] Hybrid genetic algorithm with adaptive local search scheme
    Yun, YoungSu
    COMPUTERS & INDUSTRIAL ENGINEERING, 2006, 51 (01) : 128 - 141
  • [28] Simulated Annealing based Delay Centric VLSI Circuit Partitioning
    Gill, S. S.
    Chandel, R.
    Chandel, A.
    Sandhu, Parvinder S.
    PROCEEDINGS 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, (ICCSIT 2010), VOL 1, 2010, : 1 - 4
  • [29] A connectivity based clustering algorithm with application to VLSI circuit partitioning
    Li, Jianhua
    Behjat, Laleh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (05) : 384 - 388
  • [30] Multiway VLSI circuit partitioning based on dual net representation
    Cong, J
    Labio, WJ
    Shivakumar, N
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (04) : 396 - 409