A genetic local search hybrid architecture for VLSI circuit partitioning

被引:0
|
作者
Coe, S [1 ]
Areibi, S [1 ]
Moussa, M [1 ]
机构
[1] Univ Guelph, Sch Engn, Guelph, ON N1G 2W1, Canada
关键词
FPGA; hardware accelerator; memetic algorithm; handel-C;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
During the last decade, the complexity and size of circuits have been rapidly increasing, placing a stressing demand on industry for faster and more efficient CAD tools for VLSI design. One major problem is the computational requirements for optimizing the place and route operations of a VLSI circuit. Thus, this paper investigates the feasibility of using Reconfigurable Computing platforms to improve the performance of CAD optimization algorithms for the. VLSI circuit partitioning problem. The proposed Reconfigurable Computing Genetic Algorithm architecture achieved a five times speedup over conventional software implementation while maintaining 88% solution quality. Furthermore, a Reconfigurable computing based Hybrid Algorithm improved upon this solution while using a fraction of the execution time required by the conventional software based approaches.
引用
收藏
页码:253 / 256
页数:4
相关论文
共 50 条
  • [1] Genetic VLSI circuit partitioning with dynamic embedding
    Moon, BR
    Kim, CK
    FIRST INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED INTELLIGENT ELECTRONIC SYSTEMS, PROCEEDINGS 1997 - KES '97, VOLS 1 AND 2, 1997, : 461 - 469
  • [2] Adaptive genetic algorithm for VLSI circuit partitioning
    Democritus Univ of Thrace, Xanthi, Greece
    Int J Electron, 2 (205-214):
  • [3] AN ADAPTIVE GENETIC ALGORITHM FOR VLSI CIRCUIT PARTITIONING
    KARAFYLLIDIS, I
    THANAILAKIS, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (02) : 205 - 214
  • [4] Dynamic embedding for genetic VLSI circuit partitioning
    Moon, BR
    Kim, CK
    ENGINEERING APPLICATIONS OF ARTIFICIAL INTELLIGENCE, 1998, 11 (01) : 67 - 76
  • [5] A hybrid multi-objective PSO algorithm with local search strategy for VLSI partitioning
    Wenzhong Guo
    Genggeng Liu
    Guolong Chen
    Shaojun Peng
    Frontiers of Computer Science, 2014, 8 : 203 - 216
  • [6] A hybrid multi-objective PSO algorithm with local search strategy for VLSI partitioning
    Guo, Wenzhong
    Liu, Genggeng
    Chen, Guolong
    Peng, Shaojun
    FRONTIERS OF COMPUTER SCIENCE, 2014, 8 (02) : 203 - 216
  • [7] High Performance Genetic Algorithm for VLSI Circuit Partitioning
    Simona, Dinu
    ADVANCED TOPICS IN OPTOELECTRONICS, MICROELECTRONICS, AND NANOTECHNOLOGIES VIII, 2016, 10010
  • [8] A hybrid multilevel/genetic approach for circuit partitioning
    Alpert, CJ
    Hagen, LW
    Kahng, AB
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 298 - 301
  • [9] Hybrid genetic algorithm for solving circuit partitioning problem
    Nan, Guo-Fang
    Li, Min-Qiang
    Kou, Ji-Song
    Jisuanji Jicheng Zhizao Xitong/Computer Integrated Manufacturing Systems, CIMS, 2004, 10 (10): : 1252 - 1256
  • [10] An efficient iterative improvement technique for VLSI circuit partitioning using hybrid bucket structures
    Eem, CK
    Chong, JW
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 73 - 76