A Hardware Architecture for Cell-Based Feature-Extraction and Classification Using Dual-Feature Space

被引:8
|
作者
An, Fengwei [1 ]
Zhang, Xiangyu [2 ]
Luo, Aiwen [3 ]
Chen, Lei [4 ]
Mattausch, Hans Jurgen [5 ]
机构
[1] Hiroshima Univ, Inst Engn, Higashihiroshima 7398527, Japan
[2] Hiroshima Univ, Grad Sch Engn, Higashihiroshima 7398527, Japan
[3] Hiroshima Univ, Grad Sch Adv Sci Matter, Higashihiroshima 7398527, Japan
[4] Hiroshima Univ, HiSIM Res Ctr, Higashihiroshima 7398527, Japan
[5] Hiroshima Univ, Res Inst Nanodevice & Bio Syst, Higashihiroshima, Japan
关键词
Dual feature; HOG; Haar-like; pixel-based pipeline; cell-based recognition; complementary classifier; SCALE;
D O I
10.1109/TCSVT.2017.2726564
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many computer-vision and machine-learning applications in robotics, mobile, wearable devices, and automotive domains are constrained by their real-time performance requirements. This paper reports a dual-feature-based object recognition coprocessor that exploits both histogram of oriented gradient (HOG) and Haar-like descriptors with a cell-based parallel sliding-window recognition mechanism. The feature extraction circuitry for HOG and Haar-like descriptors is implemented by a pixel-based pipelined architecture, which synchronizes to the pixel frequency from the image sensor. After extracting each cell feature vector, a cell-based sliding window scheme enables parallelized recognition for all windows, which contain this cell. The nearest neighbor search classifier is, respectively, applied to the HOG and Haar-like feature space. The complementary aspects of the two feature domains enable a hardware-friendly implementation of the binary classification for pedestrian detection with improved accuracy. A proof-ofconcept prototype chip fabricated in a 65-nm SOI CMOS, having thin gate oxide and buried oxide layers (SOTB CMOS), with 3.22-mm(2) core area achieves an energy efficiency of 1.52 nJ/pixel and a processing speed of 30 fps for 1024 x 1616-pixel image frames at 200-MHz recognition working frequency and 1-V supply voltage. Furthermore, multiple chips can implement image scaling, since the designed chip has image-size flexibility attributable to the pixel-based architecture.
引用
收藏
页码:3086 / 3098
页数:13
相关论文
共 50 条
  • [41] Dual-Feature Bayesian MAP Classification: Exploiting Temporal Information for Video-Based Face Recognition
    See, John
    Eswaran, Chikkannan
    Fauzi, Mohammad Faizal Ahmad
    NEURAL INFORMATION PROCESSING, ICONIP 2012, PT V, 2012, 7667 : 549 - 556
  • [42] FEATURE-EXTRACTION USING A MATRIX COEFFICIENT FILTER FOR SPEECH RECOGNITION
    KATAGISHI, K
    SINGER, H
    AIKAWA, K
    SAGAYAMA, S
    SPEECH COMMUNICATION, 1993, 13 (3-4) : 297 - 306
  • [43] Prominent Object Detection in Underwater Environment using a Dual-feature Framework
    Rout, Deepak Kumar
    Subudhi, Badri Narayan
    Veerakumar, T.
    Chaudhury, Santanu
    GLOBAL OCEANS 2020: SINGAPORE - U.S. GULF COAST, 2020,
  • [44] CURVILINEAR FEATURE-EXTRACTION USING MINIMUM SPANNING-TREES
    SUK, MS
    SONG, OY
    COMPUTER VISION GRAPHICS AND IMAGE PROCESSING, 1984, 26 (03): : 400 - 411
  • [45] Classification of Pathologies Using a Vision Based Feature Extraction
    Nieto-Hidalgo, Mario
    Manuel Garcia-Chamizo, Juan
    UBIQUITOUS COMPUTING AND AMBIENT INTELLIGENCE, UCAMI 2017, 2017, 10586 : 265 - 274
  • [46] Optimization of Feature-Extraction Method for Stockpiled Materials Based on LiDAR
    Zhang Jiyun
    Wang Jianjun
    Li Xuhui
    Wang Jiongyu
    Cheng Xiaoxiao
    Wang Guangbin
    LASER & OPTOELECTRONICS PROGRESS, 2023, 60 (02)
  • [47] EDGE AND LINE FEATURE-EXTRACTION BASED ON COVARIANCE-MODELS
    VANDERHEIJDEN, F
    IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1995, 17 (01) : 16 - 33
  • [48] TRANSPUTER-BASED FEATURE-EXTRACTION AND SHAPE-ANALYSIS
    NETHERWOOD, P
    FORTE, P
    BARNWELL, P
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (06) : 341 - 351
  • [49] FEATURE-EXTRACTION FOR A MACHINE-VISION-BASED SHRIMP DEHEADER
    LING, PP
    SEARCY, SW
    TRANSACTIONS OF THE ASAE, 1991, 34 (06): : 2631 - 2636
  • [50] A Hardware Architecture for Difference of Gaussian Calculation in Image Feature Extraction
    Bukhari, Syed Ali Asadullah
    Iqbal, Sohail
    PROCEEDINGS OF 2014 12TH INTERNATIONAL CONFERENCE ON FRONTIERS OF INFORMATION TECHNOLOGY, 2014, : 342 - 345