Partial product reduction by using look-up tables for M x N multiplier

被引:5
|
作者
Mora-Mora, Higinio [1 ]
Mora-Pascual, Jeronimo [1 ]
Luis Sanchez-Romero, Jose [1 ]
Manuel Garcia-Chamizo, Juan [1 ]
机构
[1] Univ Alicante, Dept Comp Sci Technol & Computat, Specialized Processor Architecture Lab, E-03080 Alicante, Spain
关键词
computer arithmetic; arithmetic and logic structures; high speed arithmetic; multiplication;
D O I
10.1016/j.vlsi.2008.01.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new technique for partial product reduction in multiplication operations. The method is based on the construction of counter elements by means of look-up tables. The organization of these counters into reduction trees takes advantage of the inherent benefits of the integration of the memories and provides an alternative to classic operation methods. We show several reduction schemes that illustrate the proposed technique and describe hybrid examples that combine stored logic with classic combinational counters in order to adapt them better to each scheme. Our approach outperforms other schemes used for comparison. In this sense, not only an independent technology model has been established, but also an FPGA approximation has been implemented to measure such factors in a real-life technology platform. (C) 2008 Elsevier B.V. All rights reserved.
引用
收藏
页码:557 / 571
页数:15
相关论文
共 50 条
  • [31] Noise synthesizer uses small look-up tables
    Krishnamurthy, V
    EDN, 1996, 41 (24) : 106 - &
  • [32] Optimal implementation of combinational logic on look-up tables
    Atasu, Kubilay
    Todman, Tim
    Mencer, Oskar
    Luk, Wayne
    PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 153 - 156
  • [33] Rijndael FPGA Implementations Utilising Look-Up Tables
    Máire McLoone
    John V. McCanny
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 34 : 261 - 275
  • [34] Ewald potentials evaluated through look-up tables
    Danese, G
    De Lotto, I
    Dotti, D
    Leporati, F
    COMPUTER PHYSICS COMMUNICATIONS, 1998, 108 (2-3) : 211 - 217
  • [35] INTERSECTION OF PARAMETRIC SURFACES BY MEANS OF LOOK-UP TABLES
    HANNA, SL
    ABEL, JF
    GREENBERG, DP
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1983, 3 (07) : 39 - 48
  • [36] Rijndael FPGA implementations utilising look-up tables
    McLoone, M
    McCanny, JV
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 34 (03): : 261 - 275
  • [37] Efficient Halftoning Based on Multiple Look-Up Tables
    Guo, Jing-Ming
    Liu, Yun-Fu
    Chang, Jia-Yu
    Lee, Jiann-Der
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2013, 22 (11) : 4522 - 4531
  • [38] Post-Quantization Dithering with Look-Up Tables
    Kasher, Morriel
    Tinston, Michael
    Spasojevic, Predrag
    2024 58TH ANNUAL CONFERENCE ON INFORMATION SCIENCES AND SYSTEMS, CISS, 2024,
  • [39] CONDENSATION AND LOOK-UP PROCEDURES FOR DOUBLE ENTRY TABLES
    MACON, N
    JOURNAL OF THE ACM, 1957, 4 (04) : 456 - 458
  • [40] Rijndael FPGA implementation utilizing look-up tables
    McLoone, M
    McCanny, JV
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 349 - 360