An efficient hardware interleaver for 3G turbo decoding

被引:0
|
作者
Ampadu, P
Kornegay, K
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We describe an energy-efficient approach for VLSI implementation of the 3(rd) Generation Partnership Project (3GPP) turbo coding interleaver algorithm. Unlike previous implementations, this interleaver uses a two-stage dedicated hardware datapath that exploits the iterative nature of the decoding process, to compute addresses on the fly, eliminating the overhead associated with programmable processors and precomputed address storage. By separating the interleaving process into two stages, our architecture allows the preparatory phase to be turned off during iterations, while the decoder engages only the real-time address computation phase, further reducing power consumption.
引用
下载
收藏
页码:199 / 201
页数:3
相关论文
共 50 条
  • [21] Outer block interleaving for 3G turbo coding
    Department of Electrical Engineering, Technological Educational Institute of Lamia, 3rd km Old National Road, 35100 Lamia, Greece
    WSEAS Trans. Commun., 2006, 7 (1259-1265):
  • [22] An efficient high-speed block turbo code decoding algorithm and hardware architecture design
    Yoo, K
    Shin, H
    Jung, Y
    Lee, J
    Kim, A
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 41 - 44
  • [23] Efficient Decoding of Block Turbo Codes
    Son, Jaeyong
    Kong, Jun Jin
    Yang, Kyeongcheol
    JOURNAL OF COMMUNICATIONS AND NETWORKS, 2018, 20 (04) : 345 - 353
  • [24] Efficient Implementation of Quadratic Permutation Polynomial Interleaver in Turbo Codes
    Ma, Chixiang
    Lin, Ping
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 640 - 644
  • [25] A new class of asymmetric turbo code for 3G systems
    Ramasamy, K.
    Balakrishnan, Balamuralithara
    Siddiqi, Mohammad Umar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (06) : 447 - 458
  • [26] A programmable turbo decoder for multiple 3G wireless standards
    Shin, MC
    Park, IC
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 154 - +
  • [27] Turbo码在3G中的应用
    王艳琴
    梁钊
    现代通信, 2002, (09) : 7 - 9
  • [28] A hardware/software architecture for 3G baseband processing
    Subramanian, Ravi
    Ostrowski, Marc
    Electronic Engineering (London), 2002, 74 (905): : 58 - 60
  • [29] A hardware/software architecture for 3G baseband processing
    Subramanian, R
    Ostrowski, M
    ELECTRONIC ENGINEERING DESIGN, 2002, 74 (905): : 58 - 60
  • [30] Memory Conflict Analysis and Interleaver Design for Parallel Turbo Decoding Supporting HSPA Evolution
    Asghar, Rizwan
    Wu, Di
    Eilert, Johan
    Liu, Dake
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 699 - 706