MOCSYN: Multiobjective core-based single-chip system synthesis

被引:40
|
作者
Dick, RP [1 ]
Jha, NK [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
D O I
10.1109/DATE.1999.761132
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a system synthesis algorithm, called MOCSYN, which partitions and schedules embedded system specifications to intellectual property cores in an integrated circuit. Given a system specification consisting of multiple periodic task graphs as well as a database of core and integrated circuit characteristics, MOCSYN synthesizes real-time heterogeneous single-chip hardware-software architectures using an adaptive multiobjective generic algorithm that is designed to escape local minima. The use of multiobjective optimization allows a single system synthesis run to produce multiple designs which trade off different architectural features. Integrated circuit price, power consumption, and area are optimized under hard real-time constraints. MOCSYN differs from previous work by considering problems unique to single-chip systems. It solves the problem of providing clock signals to cores composing a system-on-a-chip. It produces a bus structure which balances ease of layout with the reduction of bus contention. In addition, it carries out floorplan block placement within its inner loop allowing accurate estimation of global communication delays and power consumption.
引用
收藏
页码:263 / 270
页数:8
相关论文
共 50 条
  • [1] Single-chip speech recognition system based on 8051 microcontroller core
    Shi, YY
    Liu, J
    Liu, RS
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2001, 47 (01) : 149 - 153
  • [2] VISION SYSTEM BASED ON A SINGLE-CHIP MICROCOMPUTER
    RUSSELL, A
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 1986, 10 (09) : 485 - 489
  • [3] Core-based design of systems on a chip
    Henkel, J
    Vahid, F
    [J]. ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 417 - 417
  • [4] A SINGLE-CHIP CMOS SPEECH SYNTHESIS CHIP
    INOUE, K
    WAKABAYASHI, K
    YOSHIKAWA, Y
    MASUZAWA, S
    SANO, K
    KIMURA, S
    [J]. ISSCC DIGEST OF TECHNICAL PAPERS, 1982, 25 : 268 - &
  • [5] SINGLE-CHIP TELEVISION IF SYSTEM
    BASKERVILLE, G
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1972, SC 7 (06) : 455 - +
  • [6] THE SINGLE-CHIP SYSTEM ERA
    BOREL, J
    MONNIER, J
    MATHERON, G
    [J]. VLSI 93, 1994, 42 : 3 - 12
  • [7] Multi-Temperature Testing for Core-based System-on-Chip
    He, Zhiyuan
    Peng, Zebo
    Eles, Petru
    [J]. 2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 208 - 213
  • [8] Architecting voltage islands in core-based System-on-a-Chip designs
    Hu, JC
    Shin, YS
    Dhanwada, N
    Marculescu, R
    [J]. ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 180 - 185
  • [9] Testing of core-based systems-on-a-chip
    Ravi, S
    Lakshminarayana, G
    Jha, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) : 426 - 439
  • [10] A SINGLE-CHIP SOUND SYNTHESIS MICROCOMPUTER
    OURA, T
    ISOZAKI, T
    TOUFUKU, S
    IGARASHI, H
    [J]. ISSCC DIGEST OF TECHNICAL PAPERS, 1982, 25 : 270 - 271