A Study on Buffer Distribution for RRAM-based FPGA Routing Structures

被引:0
|
作者
Omam, Somayyeh Rahimian [1 ]
Tang, Xifan [1 ]
Gaillardon, Pierre-Emmanuel [1 ]
De Micheli, Giovanni [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Integrated Syst Lab, Lausanne, Switzerland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Compared to Application-Specific Integrated Circuits (ASICs), Field Programmable Gate Arrays (FPGAs) provide reconfigurablity at the cost of lower performance and higher power consumption. Exploiting a large number of programmable switches, routing structures are mainly responsible for the performance limitation. Hence, employing more efficient switches can drastically improve the performance and reduce the power consumption of the FPGA. Resistive Random Access Memory (RRAM)-based switches are one of the most promising candidates to improve the FPGA routing architecture thanks to their low on-resistance and non-volatility. The lower RC delay of RRAM-based routing multiplexers, as compared to CMOS-based routing structures encourages us to reconsider the buffer distribution in FPGAs. This paper proposes an approach to reduce the number of buffers in the routing path of RRAM-based FPGAs. Our architectural simulations show that the use of RRAM switches improves the critical path delay by 56% as compared to CMOS switches in standard FPGA circuits at 45-nm technology node while, at the same time, the area and power are reduced, respectively, by 17% and 9%. By adapting the buffering scheme, an extra bonus of 9% for delay reduction, 5% for power reduction and 16% for area reduction can be obtained, as compared to the conventional buffering approach for RRAM-based FPGAs.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A High-Performance Low-Power Near-Vt RRAM-based FPGA
    Tang, Xifan
    Gaillardon, Pierre-Emmanuel
    De Micheli, Giovanni
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 207 - 214
  • [22] A Novel Peripheral Circuit for RRAM-based LUT
    Chen, Yi-Chung
    Li, Hai
    Zhang, Wei
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1811 - 1814
  • [23] A Novel RRAM-Based TCAM Search Array
    Wang, Zhen
    Li, Pengtao
    Wang, Zijian
    Xing, Shengpeng
    Fan, Xuemeng
    Zhang, Yishu
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [24] Fault Tolerance for RRAM-Based Matrix Operations
    Liu, Mengyun
    Xia, Lixue
    Wang, Yu
    Chakrabarty, Krishnendu
    2018 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2018,
  • [25] RRAM-based synapse devices for neuromorphic systems
    Moon, K.
    Lim, S.
    Park, J.
    Sung, C.
    Oh, S.
    Woo, J.
    Lee, J.
    Hwang, H.
    FARADAY DISCUSSIONS, 2019, 213 : 421 - 451
  • [26] RRAM-based Analog In-Memory Computing
    Chen, Xiaoming
    Song, Tao
    Han, Yinhe
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2021,
  • [27] An RRAM-based Neural Radiance Field Processor
    Zheng, Yueyang
    Rao, Chaolin
    Wan, Haochuan
    Zhou, Yuliang
    Zhou, Pingqiang
    Yu, Jingyi
    Lou, Xin
    2022 IEEE 35TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (IEEE SOCC 2022), 2022, : 305 - 309
  • [28] RTN impacts on RRAM-based Nonvolatile logic circuit
    Ling, Yao-Tian
    Wang, Zong-Wei
    Fang, Yi-Chen
    Kang, Jian
    Wu, Lin-Dong
    Yang, Yu-Chao
    Cai, Yi-Mao
    Huang, Ru
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 482 - 484
  • [29] Algorithmic Fault Detection for RRAM-based Matrix Operations
    Liu, Mengyun
    Xia, Lixue
    Wang, Yu
    Chakrabarty, Krishnendu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (03)
  • [30] Logic Synthesis for RRAM-Based In-Memory Computing
    Shirinzadeh, Saeideh
    Soeken, Mathias
    Gaillardon, Pierre-Emmanuel
    Drechsler, Rolf
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (07) : 1422 - 1435