A Study on Buffer Distribution for RRAM-based FPGA Routing Structures

被引:0
|
作者
Omam, Somayyeh Rahimian [1 ]
Tang, Xifan [1 ]
Gaillardon, Pierre-Emmanuel [1 ]
De Micheli, Giovanni [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Integrated Syst Lab, Lausanne, Switzerland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Compared to Application-Specific Integrated Circuits (ASICs), Field Programmable Gate Arrays (FPGAs) provide reconfigurablity at the cost of lower performance and higher power consumption. Exploiting a large number of programmable switches, routing structures are mainly responsible for the performance limitation. Hence, employing more efficient switches can drastically improve the performance and reduce the power consumption of the FPGA. Resistive Random Access Memory (RRAM)-based switches are one of the most promising candidates to improve the FPGA routing architecture thanks to their low on-resistance and non-volatility. The lower RC delay of RRAM-based routing multiplexers, as compared to CMOS-based routing structures encourages us to reconsider the buffer distribution in FPGAs. This paper proposes an approach to reduce the number of buffers in the routing path of RRAM-based FPGAs. Our architectural simulations show that the use of RRAM switches improves the critical path delay by 56% as compared to CMOS switches in standard FPGA circuits at 45-nm technology node while, at the same time, the area and power are reduced, respectively, by 17% and 9%. By adapting the buffering scheme, an extra bonus of 9% for delay reduction, 5% for power reduction and 16% for area reduction can be obtained, as compared to the conventional buffering approach for RRAM-based FPGAs.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Study on the Programming Structures for RRAM-Based FPGA Architectures
    Tang, Xifan
    Kim, Gain
    Gaillardon, Pierre-Emmanuel
    De Micheli, Giovanni
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (04) : 503 - 516
  • [2] Optimization Opportunities in RRAM-based FPGA Architectures
    Tang, Xifan
    De Micheli, Giovanni
    Gaillardon, Pierre-Emmanuel
    2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [3] A HARDWARE SECURITY SCHEME FOR RRAM-BASED FPGA
    Chen, Yi-Chung
    Zhang, Wei
    Li, Hai
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [4] RRAM-based FPGA for "Normally Off, Instantly On" Applications
    Turkyilmaz, Ogun
    Onkaraiah, Santhosh
    Reyboz, Marina
    Clermidy, Fabien
    Hraziia
    Anghel, Costin
    Portal, Jean-Michel
    Bocquet, Marc
    PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2012, : 101 - 108
  • [5] RRAM-based FPGA for "Normally Off, Instantly On" applications
    Turkyilmaz, Ogun
    Onkaraiah, Santhosh
    Reyboz, Marina
    Clermidy, Fabien
    Hraziia
    Anghel, Costin
    Portal, Jean-Michel
    Bocquet, Marc
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (06) : 2441 - 2451
  • [6] FPGA-RR: An Enhanced FPGA Architecture with RRAM-Based Reconfigurable Interconnects
    Cong, Jason
    Xiao, Bingjun
    FPGA 12: PROCEEDINGS OF THE 2012 ACM-SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2012, : 268 - 268
  • [7] A RRAM-based FPGA for Energy-efficient Edge Computing
    Tang, Xifan
    Giacomin, Edouard
    Cadareanu, Patsy
    Gore, Ganesh
    Gaillardon, Pierre-Emmanuel
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020,
  • [8] FPGA-RPI: A Novel FPGA Architecture With RRAM-Based Programmable Interconnects
    Cong, Jason
    Xiao, Bingjun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (04) : 864 - 877
  • [9] RRAM-based Reconfigurable In-Memory Computing Architecture with Hybrid Routing
    Zha, Yue
    Li, Jing
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 527 - 532
  • [10] A Novel RRAM-based FPGA architecture with Improved Performance and Optimization Parameters
    Kumar, Aruru Sai
    Neelima, N.
    Seetharamulu, B.
    Suresh, Namgiri
    Priyanka, S. Siva
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,