Design and evaluation of an ultra-area-efficient fault-tolerant QCA full adder

被引:105
|
作者
Roohi, Arman [1 ]
DeMara, Ronald F. [1 ]
Khoshavi, Navid [1 ]
机构
[1] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
关键词
Quantum-dot Cellular Automata (QCA); Full adder; Fault-tolerant gate; Defect-based fault analysis; Reliability; Probabilistic Transfer Matrix; RELIABILITY EVALUATION; MAJORITY GATE; QUANTUM; SIMULATION; CLOCKING; CIRCUITS; DEVICE; CELL;
D O I
10.1016/j.mejo.2015.03.023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) has been studied extensively as a promising switching technology at nanoscale level. Despite several potential advantages of QCA-based designs over conventional CMOS logic, some deposition defects are probable to occur in QCA-based systems which have necessitated fault-tolerant structures. Whereas binary adders are among the most frequently-used components in digital systems, this work targets designing a highly-optimized robust full adder in a QCA framework. Results demonstrate the superiority of the proposed full adder in terms of latency, complexity and area with respect to previous full adder designs. Further, the functionality and the defect tolerance of the proposed full adder in the presence of QCA deposition faults are studied. The functionality and correctness of our design is confirmed using high-level synthesis, which is followed by delineating its normal and faulty behavior using a Probabilistic Transfer Matrix (PTM) method. The related waveforms which verify the robustness of the proposed designs are discussed via generation using the QCADesigner simulation tool. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:531 / 542
页数:12
相关论文
共 50 条
  • [31] Design of a Self-reconfigurable Adder for Fault-tolerant VLSI Architecture
    Mukherjee, Atin
    Dhar, Anindya Sundar
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 92 - 96
  • [32] Novel fault-tolerant adder design for FPGA-based systems
    Alderighi, M
    D'Angelo, S
    Metra, C
    Sechi, GR
    SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 54 - 58
  • [33] An Efficient Design of QCA Full-Adder-Subtractor with Low Power Dissipation
    Gassoumi, Ismail
    Touil, Lamjed
    Mtibaa, Abdellatif
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2021, 2021
  • [34] EFFICIENT FAULT-TOLERANT CACHE MEMORY DESIGN
    VERGOS, HT
    NIKOLOS, D
    MICROPROCESSING AND MICROPROGRAMMING, 1995, 41 (02): : 153 - 169
  • [35] A novel efficient full adder–subtractor in QCA nanotechnology
    Saeid Zoka
    Mohammad Gholami
    International Nano Letters, 2019, 9 : 51 - 54
  • [36] A new quantum-dot cellular automata fault-tolerant full-adder
    Razieh Farazkish
    Journal of Computational Electronics, 2015, 14 : 506 - 514
  • [37] A new quantum-dot cellular automata fault-tolerant full-adder
    Farazkish, Razieh
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (02) : 506 - 514
  • [38] Fault-tolerant PACS server design and evaluation
    Liu, BJ
    Cao, F
    Zhang, JG
    Huang, HK
    Zhou, MZ
    Mogel, G
    CARS 2001: COMPUTER ASSISTED RADIOLOGY AND SURGERY, 2001, 1230 : 715 - 720
  • [39] An efficient design of full adder in quantum-dot cellular automata (QCA) technology
    Mohammadi, Mohammad
    Mohammadi, Majid
    Gorgin, Saeid
    MICROELECTRONICS JOURNAL, 2016, 50 : 35 - 43
  • [40] Efficient Fault-Tolerant Design for Parallel Matched Filters
    Gao, Zhen
    Zhou, Ming
    Reviriego, Pedro
    Antonio Maestro, Juan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (03) : 366 - 370