Design and evaluation of an ultra-area-efficient fault-tolerant QCA full adder

被引:105
|
作者
Roohi, Arman [1 ]
DeMara, Ronald F. [1 ]
Khoshavi, Navid [1 ]
机构
[1] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
关键词
Quantum-dot Cellular Automata (QCA); Full adder; Fault-tolerant gate; Defect-based fault analysis; Reliability; Probabilistic Transfer Matrix; RELIABILITY EVALUATION; MAJORITY GATE; QUANTUM; SIMULATION; CLOCKING; CIRCUITS; DEVICE; CELL;
D O I
10.1016/j.mejo.2015.03.023
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) has been studied extensively as a promising switching technology at nanoscale level. Despite several potential advantages of QCA-based designs over conventional CMOS logic, some deposition defects are probable to occur in QCA-based systems which have necessitated fault-tolerant structures. Whereas binary adders are among the most frequently-used components in digital systems, this work targets designing a highly-optimized robust full adder in a QCA framework. Results demonstrate the superiority of the proposed full adder in terms of latency, complexity and area with respect to previous full adder designs. Further, the functionality and the defect tolerance of the proposed full adder in the presence of QCA deposition faults are studied. The functionality and correctness of our design is confirmed using high-level synthesis, which is followed by delineating its normal and faulty behavior using a Probabilistic Transfer Matrix (PTM) method. The related waveforms which verify the robustness of the proposed designs are discussed via generation using the QCADesigner simulation tool. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:531 / 542
页数:12
相关论文
共 50 条
  • [1] Design of a practical fault-tolerant adder in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    MICROELECTRONICS JOURNAL, 2016, 53 : 90 - 104
  • [2] Fault-tolerant and Area-efficient EXOR Circuit Design using QCA Nanotechnology
    Sharma, Vijay Kumar
    Journal of Engineering Science and Technology Review, 2024, 17 (05) : 24 - 31
  • [3] Design and implementation of efficient QCA full-adders using fault-tolerant majority gates
    Bravo-Montes, J. A.
    Martin-Toledano, A.
    Sanchez-Macian, A.
    Ruano, O.
    Garcia-Herrero, F.
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (06): : 8056 - 8080
  • [4] Design and implementation of efficient QCA full-adders using fault-tolerant majority gates
    J. A. Bravo-Montes
    A. Martín-Toledano
    A. Sánchez-Macián
    O. Ruano
    F. Garcia-Herrero
    The Journal of Supercomputing, 2022, 78 : 8056 - 8080
  • [5] Fault-tolerant quantum reversible full adder/subtractor: Design and implementation
    Mirizadeh, Seyyed Mohammad Amir
    Asghari, Parvaneh
    OPTIK, 2022, 253
  • [6] An ultra-area-efficient ALU design in QCA technology using synchronized clock zone scheme
    Patidar, Mukesh
    Singh, Upendra
    Shukla, Surendra Kumar
    Prajapati, Giriraj Kumar
    Gupta, Namit
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (08): : 8265 - 8294
  • [7] An ultra-area-efficient ALU design in QCA technology using synchronized clock zone scheme
    Mukesh Patidar
    Upendra Singh
    Surendra Kumar Shukla
    Giriraj Kumar Prajapati
    Namit Gupta
    The Journal of Supercomputing, 2023, 79 : 8265 - 8294
  • [8] A Fault-Tolerant and Efficient XOR Structure for Modular Design of Complex QCA Circuits
    Poorhosseini, Mehrdad
    Hejazi, Ali Reza
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (07)
  • [9] On fault-tolerant design of Exclusive-OR gates in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    Bhattacharya, Bhargab B.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 896 - 906
  • [10] On fault-tolerant design of Exclusive-OR gates in QCA
    Dharmendra Kumar
    Debasis Mitra
    Bhargab B. Bhattacharya
    Journal of Computational Electronics, 2017, 16 : 896 - 906