Effect of silicon anisotropy on interfacial fracture for three dimensional through-silicon-via (TSV) under thermal loading

被引:23
|
作者
Dai, Yanwei [1 ]
Zhang, Min [1 ]
Qin, Fei [1 ]
Chen, Pei [1 ]
An, Tong [1 ]
机构
[1] Beijing Univ Technol, Coll Mech Engn & Appl Elect Technol, Inst Elect Packaging Technol & Reliabil, Beijing 100124, Peoples R China
基金
中国国家自然科学基金;
关键词
Through-silicon-via; Interface crack; Silicon anisotropy; Energy release rate; Thermal loading; RELIABILITY; IMPACT; MICROSTRUCTURE; INTERCONNECTS; PROTRUSION; CONSTRAINT; STRENGTH; STRESSES;
D O I
10.1016/j.engfracmech.2019.01.030
中图分类号
O3 [力学];
学科分类号
08 ; 0801 ;
摘要
The anisotropy property of silicon is a basic property which has been discussed widely in the reliability assessment of electronic components. However, the effect of silicon anisotropy on the fracture behavior of through-silicon-via (TSV) has not been discussed in the available literatures. In this paper, the effect of silicon anisotropy on the crack driving force, e.g. energy release rate (ERR), is discussed thoroughly by considering different crack depths, aspect ratios as well as heating and cooling effects in typical TSV under three dimensional (3D) conditions. A semi-empirical formula to estimate the ERR of TSV crack under thermal loading is proposed incorporating the effect of silicon anisotropy. Through numerical computation and theoretical analysis of ERR for interface crack in TSV under thermal loading, the influence of silicon crystal orientation on ERR has been presented and compared. Because of silicon anisotropy, the level of ERR under 3D case considering silicon anisotropy is much more remarkable than that of ERR under linearly isotropic 3D case and linearly isotropic 2D case, which reveals the significant role of silicon anisotropy on interface fracture of TSV. A discussion is also carried out to show the neglect of silicon anisotropy will lead to underestimation of cracking behavior for interface crack of TSV. The effect of TSV-Cu plasticity on the interface cracking behavior is also presented in which the so-called "constraint effect" is also found in the interface cracking behavior of TSV. The crack driving forces under various sizes of TSV with different crack depths are also given and discussed in this paper, which shows that the size effect also exists on the estimation of ERR for interface crack in TSV under thermal loading.
引用
收藏
页码:274 / 300
页数:27
相关论文
共 50 条
  • [1] Three-Dimensional Coaxial Through-Silicon-Via (TSV) Design
    Xu, Zheng
    Lu, Jian-Qiang
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (10) : 1441 - 1443
  • [2] Electromigration induced stress in Through-Silicon-Via (TSV)
    Su, Fei
    Lu, Zixing
    Liu, Ping
    Li, Weijia
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 896 - 902
  • [3] A novel guard method of through-silicon-via (TSV)
    Wang, Fengjuan
    Huang, Jia
    Yu, Ningmei
    IEICE ELECTRONICS EXPRESS, 2018, 15 (11):
  • [4] Explicit model of thermal stress induced by annular through-silicon-via (TSV)
    Wang, Fengjuan
    Yu, Ningmei
    IEICE ELECTRONICS EXPRESS, 2016, 13 (21):
  • [5] Integrated Passive Device for TSV(Through-Silicon-Via) Interposer
    Kim, Gu-Sung
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 506 - 507
  • [6] Current redistribution by intermetallic compounds in Through-Silicon-Via (TSV)
    Tsai, C. Y.
    Lou, B. Y.
    Hsu, H. H.
    Wu, Albert T.
    MATERIALS CHEMISTRY AND PHYSICS, 2012, 132 (01) : 162 - 165
  • [7] Analytical models for the thermal strain and stress induced by annular through-silicon-via (TSV)
    Wang, Fengjuan
    Zhu, Zhangming
    Yang, Yintang
    Liu, Xiaoxian
    Ding, Ruixue
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [8] Protrusion of Through-Silicon-Via (TSV) Copper with Double Annealing Processes
    Min Zhang
    Fei Qin
    Si Chen
    Yanwei Dai
    Pei Chen
    Tong An
    Journal of Electronic Materials, 2022, 51 : 2433 - 2449
  • [9] Thermal expansion behavior of through-silicon-via structures in three-dimensional microelectronic packaging
    Cheng, E. J.
    Shen, Y. -L.
    MICROELECTRONICS RELIABILITY, 2012, 52 (03) : 534 - 540
  • [10] Protrusion of Through-Silicon-Via (TSV) Copper with Double Annealing Processes
    Zhang, Min
    Qin, Fei
    Chen, Si
    Dai, Yanwei
    Chen, Pei
    An, Tong
    JOURNAL OF ELECTRONIC MATERIALS, 2022, 51 (05) : 2433 - 2449