A fully-dynamic 6-bit 3-bit/cycle SAR ADC with a single differential DAC

被引:1
|
作者
Zhuang, Haoyu [1 ,2 ]
Li, Qiang [1 ]
Sun, Nan [3 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu, Sichuan, Peoples R China
[2] UESTC Guangdong, Inst Elect & Informat Engn, Shenzhen, Guangdong, Peoples R China
[3] Tsinghua Univ, Dept Elect Engn, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
10.1049/ell2.12474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a fully-dynamic 6-bit 3-bit/cycle SAR ADC. Unlike the prior multi-bit/cycle SAR ADCs that require several differential DACs or consume static power, the proposed SAR ADC needs only one differential DAC and is fully-dynamic. This helps reduce the circuit complexity, the ADC input capacitance, and the power consumption. Furthermore, its comparator outputs are directly fed back to the DAC array, without any complicated logics, which further reduces complexity. Finally, simulation results demonstrate the effectiveness of the proposed structure.
引用
收藏
页码:385 / 387
页数:3
相关论文
共 50 条
  • [21] A 6-GS/s, 6-bit, At-speed Testable ADC and DAC Pair in 0.13μm CMOS
    Ho, Chen-Kang
    Hong, Hao-Chiao
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 207 - 210
  • [22] A 130 net CMOS 6-bit Full Nyquist 3 GS/s DAC
    Wu, Xu
    Palmers, Pieter
    Steyaert, Michiel S. J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2396 - 2403
  • [23] A 0.0053-mm2 6-bit Fully-Standard-Cell-Based Synthesizable SAR ADC in 65 nm CMOS
    Ojima, Naoki
    Xu, Zule
    Iizuka, Tetsuya
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [24] A 700-MS/s 6-bit SAR ADC with partially active reference voltage buffer
    Zhao, Long
    Li, Bao
    Cheng, Yuhua
    IEICE ELECTRONICS EXPRESS, 2018, 15 (13):
  • [25] A Single Channel 2GS/s 6-bit ADC with Cascade Resistive Averaging
    Zhang, Youtao
    Li, Xiaopeng
    Liu, Ao
    Zhang, Ming
    Qian, Feng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 195 - +
  • [26] A 130 nm CMOS 6-bit full Nyquist 3GS/s DAC
    Palmers, Pieter
    Wu, Xu
    Steyaert, Michiel
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 348 - 351
  • [27] A 6-bit 1.6-GS/s Domino-SAR ADC in 55nm CMOS
    Chung, Yung-Hui
    Rih, Wei-Shu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 216 - 217
  • [28] A Single-Ended SAR ADC With Fully Differential DAC Switching Scheme for IoT Applications
    Du, Kaixuan
    Liu, Maoqiang
    Wang, Zhixuan
    Li, Heyi
    Bao, Yuanxin
    Shen, Linxiao
    Ye, Le
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4713 - 4717
  • [29] A 12-bit 3-MS/s Synchronous SAR ADC With a Hybrid RC DAC
    Go, Mi-Ji
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Park, Seong-Bo
    Yu, Byeong-Ho
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 191 - 192
  • [30] A fast, low-power, 6-bit SAR ADC for readout of strip detectors in the LHCb Upgrade experiment
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2014, 9