Measurement of Die Stress Distributions in Flip Chip CBGA Packaging

被引:0
|
作者
Roberts, Jordan [1 ]
Hussain, Safina [1 ]
Rahim, M. Kaysar [1 ]
Motalab, Mohammad [1 ]
Suhling, Jeffrey C. [1 ]
Jaeger, Richard C. [1 ]
Lall, Pradeep [1 ]
Zhang, Ron [2 ]
机构
[1] Auburn Univ, Dept Mech Engn, Dept Elect & Comp Engn, Ctr Adv Vehicle & Extreme Environm Elect CAVE3, Auburn, AL 36849 USA
[2] Oracle, Sunnyvale, CA USA
关键词
SENSORS;
D O I
暂无
中图分类号
O414.1 [热力学];
学科分类号
摘要
On-chip piezoresistive stress sensors represent a unique approach for characterizing stresses in silicon die embedded within complicated packaging architectures. In this work, we have used test chips containing such sensors to measure the stresses induced in microprocessor die after various steps of the assembly process, as well as the stress changes occurring due to thermal cycling. The utilized (111) silicon sensor rosettes were able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The test chips had dimensions of 20 x 20 mm, and 3600 lead free solder interconnects (full area array) were used to connect the chips to high CTE ceramic chip carriers. Before packaging, the sensor resistances were measured by directly probing the test chip wafers. The chips were then diced, reflowed to the ceramic substrate, and then underfilled and cured. Finally, a metallic lid was attached to complete the ceramic LGA package. After every packaging step (solder reflow, underfill dispense and cure, lid attachment and adhesive cure), the sensor resistances were re-measured, so that the die stresses induced by each assembly operation could be characterized. A set of low stress test fixtures was developed to eliminate clamping induced stresses being generated during the sensor resistance measurements. The build-up of the die stresses was found to be monotonically increasing, and the relative severity of each assembly step was judged and compared. This combined approach allowed for various material sets (solders, underfills, TIM materials, lid metals, and lid adhesives) to be analyzed and rated for their contribution to the die stress level. After first level packaging of the chips on the ceramic chip carriers, experiments have been performed to analyze the effects of thermal cycling on the die stresses. Thermal cycling of selected parts was performed from 0 to 100 C (40 minute cycle, 10 minute ramps and dwells). After various durations of cycling, the sensor resistances at critical locations on the die device surface (e. g. die center and die corners) were recorded. From the resistance data, the stresses at each site were calculated and plotted versus time.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] Flip chip chip scale packaging: Transfering the flip chip density requirements from the motherboard to the chip carrier
    Aday, JG
    Koehler, C
    Tessier, T
    Carpenter, B
    Matsuda, Y
    Estes, C
    1998 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES AND HIGH DENSITY PACKAGING, PROCEEDINGS, 1998, : 229 - 235
  • [32] Achieving Warpage-Free Packaging: A Capped-Die Flip Chip Package Design
    Shen, Yuci
    Zhang, Leilei
    Fan, Xuejun
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1546 - 1552
  • [33] MEASUREMENT AND SIMULATION OF MOISTURE INDUCED DIE STRESSES IN FLIP CHIP ON LAMINATE ASSEMBLIES
    Quang Nguyen
    Roberts, Jordan C.
    Suhling, Jeffrey C.
    Jaeger, Richard C.
    Lall, Pradeep
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
  • [34] Die cracking in flip chip assemblies
    Ranjan, M
    Gopalakrishnan, L
    Srihari, K
    Woychik, C
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 729 - 733
  • [35] Diagnosing and avoiding flip chip packaging defects
    Adams, T
    EE-EVALUATION ENGINEERING, 2001, 40 (05): : 92 - +
  • [36] Advances and challenges in flip-chip packaging
    Mahajan, R.
    Mallik, D.
    Sankman, R.
    Radhakrishnan, K.
    Chiu, C.
    He, J.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 703 - 709
  • [37] Characterization of OSP for flip chip PBGA packaging
    Wetz, LA
    Kirschenbaum, K
    Kalisz, S
    PAN PACIFIC MICROELECTRONICS SYMPOSIUM, 2001, PROCEEDINGS, 2001, : 475 - 483
  • [38] Thermal strain analysis for flip chip packaging
    Zhong, ZW
    Lee, SG
    MEMS/MOEMS: ADVANCES IN PHOTONIC COMMUNICATIONS, SENSING, METROLOGY, PACKAGING AND ASSEMBLY, 2003, 4945 : 138 - 145
  • [39] Flip-chip packaging moves into the mainstream
    Phipps, Gregory
    2002, Reed Business Information (Cahners) (25)
  • [40] Flip chip technologies and their applications in MEMS packaging
    Wang, HY
    Bai, YL
    INTERNATIONAL JOURNAL OF NONLINEAR SCIENCES AND NUMERICAL SIMULATION, 2002, 3 (3-4) : 433 - 436