Measurement of Die Stress Distributions in Flip Chip CBGA Packaging

被引:0
|
作者
Roberts, Jordan [1 ]
Hussain, Safina [1 ]
Rahim, M. Kaysar [1 ]
Motalab, Mohammad [1 ]
Suhling, Jeffrey C. [1 ]
Jaeger, Richard C. [1 ]
Lall, Pradeep [1 ]
Zhang, Ron [2 ]
机构
[1] Auburn Univ, Dept Mech Engn, Dept Elect & Comp Engn, Ctr Adv Vehicle & Extreme Environm Elect CAVE3, Auburn, AL 36849 USA
[2] Oracle, Sunnyvale, CA USA
关键词
SENSORS;
D O I
暂无
中图分类号
O414.1 [热力学];
学科分类号
摘要
On-chip piezoresistive stress sensors represent a unique approach for characterizing stresses in silicon die embedded within complicated packaging architectures. In this work, we have used test chips containing such sensors to measure the stresses induced in microprocessor die after various steps of the assembly process, as well as the stress changes occurring due to thermal cycling. The utilized (111) silicon sensor rosettes were able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The test chips had dimensions of 20 x 20 mm, and 3600 lead free solder interconnects (full area array) were used to connect the chips to high CTE ceramic chip carriers. Before packaging, the sensor resistances were measured by directly probing the test chip wafers. The chips were then diced, reflowed to the ceramic substrate, and then underfilled and cured. Finally, a metallic lid was attached to complete the ceramic LGA package. After every packaging step (solder reflow, underfill dispense and cure, lid attachment and adhesive cure), the sensor resistances were re-measured, so that the die stresses induced by each assembly operation could be characterized. A set of low stress test fixtures was developed to eliminate clamping induced stresses being generated during the sensor resistance measurements. The build-up of the die stresses was found to be monotonically increasing, and the relative severity of each assembly step was judged and compared. This combined approach allowed for various material sets (solders, underfills, TIM materials, lid metals, and lid adhesives) to be analyzed and rated for their contribution to the die stress level. After first level packaging of the chips on the ceramic chip carriers, experiments have been performed to analyze the effects of thermal cycling on the die stresses. Thermal cycling of selected parts was performed from 0 to 100 C (40 minute cycle, 10 minute ramps and dwells). After various durations of cycling, the sensor resistances at critical locations on the die device surface (e. g. die center and die corners) were recorded. From the resistance data, the stresses at each site were calculated and plotted versus time.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] CHARACTERIZATION OF DIE STRESS DISTRIBUTIONS IN AREA ARRAY FLIP CHIP PACKAGING
    Roberts, Jordan
    Rahim, M. Kaysar
    Suhling, Jeffrey C.
    Jaeger, Richard C.
    Lall, Pradeep
    Zhang, Ron
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 977 - 988
  • [2] The Effect of Underfill Fillet Geometry to Die Edge Stress for Flip Chip Packaging
    Jalar, A.
    Kornain, Z.
    Rasid, R.
    Abdullah, S.
    Othman, N. K.
    MANUFACTURING PROCESSES AND SYSTEMS, PTS 1-2, 2011, 148-149 : 1108 - +
  • [3] Flip Chip CBGA Package Design and Simulation
    Xie Wenjun
    Cao Yusheng
    Yao Quanbin
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 555 - +
  • [4] Stress Monitoring in Flip Chip Packaging Process
    Jiang, Chengjie
    Xiao, Fei
    Dou, Chuanguo
    Yang, Heng
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 1056 - 1060
  • [5] Measurement of electronic packaging material behavior and flip chip die stresses at extreme low temperatures
    Rahim, M. Kaysar
    Suhling, Jeffrey C.
    Jaeger, Richard C.
    Islam, M. Saiful
    Ma, Hongtao
    Lin, Chang
    Lall, Pradeep
    Knight, Roy
    Strickland, Mark
    Blanche, Jim
    ADVANCES IN ELECTRONIC PACKAGING 2005, PTS A-C, 2005, : 1253 - 1262
  • [6] Characterization of Moisture Induced Die Stresses in Flip Chip Packaging
    Quang Nguyen
    Roberts, Jordan C.
    Suhling, Jeffrey C.
    Jaeger, Richard C.
    Lall, Pradeep
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 789 - 798
  • [7] CBGA for AMD's flip chip microprocessor application
    Master, RN
    Dolbear, TP
    Cole, MS
    Martin, GB
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 122 - 123
  • [8] Flip chip packaging
    Werner, RG
    Frear, DR
    DeRosa, J
    Sorongon, E
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 1999, : 246 - 251
  • [9] Measurement of die stresses in flip chip on laminate assemblies
    Suhling, JC
    Zou, Y
    Johnson, RW
    Jaeger, RC
    Mian, AKM
    Rahim, MK
    Ragam, S
    PROCEEDINGS OF THE SEM IX INTERNATIONAL CONGRESS ON EXPERIMENTAL MECHANICS, 2000, : 609 - 615
  • [10] Die stress characterization in flip chip on laminate assemblies
    Rahim, MK
    Suhling, JC
    Copeland, DS
    Islam, MS
    Jaeger, RC
    Lall, P
    Johnson, RW
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2005, 28 (03): : 415 - 429