Area & Power Optimization of VPB Peripheral Memory for ARM7TDMI Based Microcontrollers

被引:0
|
作者
Gupta, Tukur [1 ]
Verma, Gaurav [1 ]
机构
[1] Jaypee Inst Informat Technol, Dept Elect & Commun, A-10,Sect 62, Noida, UP, India
关键词
ARM7TDMI; VPB peripherals memory; Static Random Access Memory (SRAM); leakage power; reserved bits; area; power;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In recent years, on chip memory is one of the most vital part of advanced microcontrollers and its organization (i.e. distribution of registers) greatly impact the power and performance of device. So in this paper, we propose a schematic approach for effective memory distribution which leads to reduction in energy consumption of ARM7TDMI processor. Improvement is attained by using a model that resizes the SRAM allocated for VPB peripherals by rearranging the reserved and other useful bits in VPB peripherals registers, thus reducing the number of overall bits in the memory. The proposed SRAM design is simulated and implemented using PSPICE. The base technology used for this analysis is a 22 nm CMOS process. Thus optimal use of registers in terms of size and power is achieved.
引用
收藏
页数:6
相关论文
共 50 条