Low-voltage power-efficient BiDPL adder for VLSI applications

被引:2
|
作者
Margala, M [1 ]
Durdle, NG [1 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2G7, Canada
关键词
bipolar double pass-transistor logic; BiDPL adder; power efficiency; VLSI applications;
D O I
10.1016/S0026-2692(98)00107-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new low-voltage power-efficient adder design, based on a Bipolar Double Pass-Transistor Logic (BiDPL), suitable for VLSI applications. The new adder delivers significantly higher performance for the same amount of power needed to execute an adder operation. The new BiDPL adder is more power-efficient at very low supply voltages (1.1-2 V) than a conventional CMOS adder design and the best low-voltage low-power adder reported in Literature. The proposed BiDPL adder outperforms in power-efficiency both designs by as much as 61% and 535% respectively. Under optimal conditions (V-dd = 1.6 V), the BiDPL adder is 40% more efficient than a standard CMOS adder and up to 300% more efficient than the low-power adder proposed by Wu and Ng (Electronics Letters, Vol. 33, No. 8, 1997). At 1.2 V power supply, the proposed new BiDPL adder is 46% more power-efficient than a standard CMOS adder. The low-power low-voltage adder proposed by Wu and Ng is not operational below 1.5 V. All experimental circuits were designed and fabricated with 0.8 mu m BiCMOS technology. (C) 1999 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:193 / 197
页数:5
相关论文
共 50 条
  • [11] Low-Voltage OTA-C Filter With an Area- and Power-Efficient OTA for Biosignal Sensor Applications
    Lee, Shuenn-Yuh
    Wang, Cheng-Pin
    Chu, Yuan-Sun
    [J]. IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2019, 13 (01) : 56 - 67
  • [12] A High-Voltage-Tolerant and Power-Efficient Stimulator With Adaptive Power Supply Realized in Low-Voltage CMOS Process for Implantable Biomedical Applications
    Luo, Zhicong
    Ker, Ming-Dou
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (02) : 178 - 186
  • [13] A Fast-Response Low-Dropout Regulator Based on Power-Efficient Low-Voltage Buffer
    Shen, Liang-Guo
    Yan, Zu-Shu
    Zhang, Xing
    Zhao, Yuan-Fu
    Gao, Ming
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 546 - +
  • [14] CNFET based low power full adder circuit for VLSI applications
    Hussain, Inamul
    Chaudhury, Saurabh
    [J]. Nanoscience and Nanotechnology - Asia, 2020, 10 (03): : 286 - 291
  • [15] A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications
    Kumar, Uppugunduru Anil
    Sahith, G.
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [16] LOW-POWER LOW-VOLTAGE VLSI OPERATIONAL-AMPLIFIER CELLS
    HUIJSING, JH
    HOGERVORST, R
    DELANGEN, KJ
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 841 - 852
  • [17] SiGe BJTs for low-voltage power applications
    OKeefe, MF
    Henderson, GN
    Boles, TE
    Noonan, P
    Sledziewski, JM
    Brown, B
    [J]. 1996 HIGH PERFORMANCE ELECTRON DEVICES FOR MICROWAVE AND OPTOELECTRONIC APPLICATIONS WORKSHOP - EDMO, 1996, : 27 - 32
  • [18] A Low-Voltage and Power-Efficient Capless LDO Based on the Biaxially Driven Power Transistor Technique for Respiration Monitoring System
    Wang, Yongqing
    Shu, Zhou
    Zhang, Qisheng
    Zhao, Xiao
    Chen, Sicheng
    Tang, Fang
    Zheng, Yuanjin
    [J]. IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2022, 16 (06) : 1153 - 1165
  • [19] Robust Design of Power-Efficient VLSI Circuits
    Pedram, Massoud
    [J]. ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 1 - 1
  • [20] A new low-voltage full adder circuit
    Lee, HH
    Sobelman, GE
    [J]. SEVENTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1997, : 88 - 92