Slow-Envelope Shaping Function FPGA Implementation for 5G NR Envelope Tracking PA

被引:0
|
作者
Li, Wantao [1 ]
Bartzoudis, Nikolaos [2 ]
Rubio Fernandez, Jose [2 ]
Lopez-Bueno, David [1 ,2 ]
Montoro, Gabriel [1 ]
Gilabert, Pere [1 ]
机构
[1] Univ Politecn Cataluna, Dept Signal Theory & Commun, Castelldefels, Spain
[2] Ctr Tecnol Telecomunicac Catalunya CTTC CERCA, Castelldefels, Spain
关键词
FPGA; power amplifier linearization; high-level synthesis; envelope tracking; shaping function;
D O I
10.1109/INMMIC54248.2022.9762194
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper focuses on the FPGA implementation of a slew-rate reduction (SR) shaping function for envelope tracking (ET) power amplifiers (PAs). The SR envelope has been proved effective to trade-off power efficiency and linearity in ET PA systems where the envelope tracking modulator (ETM) is bandwidth limited. However, the implementation issues need to be addressed when targeting high clock rates to cope with current 5G new radio wide-band signals. This paper shows the FPGA implementation of the SR envelope generation. We explore the use of high-level synthesis (HLS) for the SR envelope generation to evaluate the performance and resource usage of the hardware architecture. The HLS design is also compared with a handwritten hardware description language (HDL) version. An in-depth analysis shows strengths and limitations of the HLS design to meet the timing constraints when considering a throughput of 614.4 MSa/s.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] A rail-to-rail ultra-wide bandwidth hybrid supply modulator for 5G applications with envelope tracking techniques
    Chen, Jiann-Jong
    Hwang, Yuh-Shyan
    Liao, Ying-Jie
    Ku, Yitsen
    Yu, Cheng-Chieh
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (12) : 1907 - 1921
  • [22] Architectural Implementation of AES based 5G Security Protocol on FPGA
    Rahim, Usva
    Siddiqui, Muhammad Faisal
    Javed, Muhammad Awais
    Nafi, Nazmus
    2022 32ND INTERNATIONAL TELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE (ITNAC), 2022, : 247 - 252
  • [23] PDCCH implementation based on 5G NR system and comparision with LTE PDCCH
    Shin, Eun Jeong
    Park, Ok-Sun
    Cho, Seong Chul
    Shin, Jaesheung
    11TH INTERNATIONAL CONFERENCE ON ICT CONVERGENCE: DATA, NETWORK, AND AI IN THE AGE OF UNTACT (ICTC 2020), 2020, : 962 - 964
  • [24] A High Throughput Implementation of QC-LDPC Codes for 5G NR
    Wu, Hao
    Wang, Huayong
    IEEE ACCESS, 2019, 7 : 185373 - 185384
  • [25] Implementation of SDR-based 5G NR Cell Search Equipment
    Kim, Igor
    Um, Jungsun
    Park, Seungkeun
    2020 22ND INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT): DIGITAL SECURITY GLOBAL AGENDA FOR SAFE SOCIETY!, 2020, : 350 - 353
  • [26] Effects and Modeling of GaN PA Distortion in TDD Mode Using 5G NR Signal
    Aikio, Janne P.
    Toivanen, Jon-Johan
    Kolmonen, Tapio
    Brihuega, Alberto
    Parssinen, Aarno
    Rahkonen, Timo
    2023 INTERNATIONAL WORKSHOP ON INTEGRATED NONLINEAR MICROWAVE AND MILLIMETRE-WAVE CIRCUITS, INMMIC, 2023,
  • [27] 5G NR短码编译码算法研究及FPGA实现
    王宇尧
    信息化研究, 2020, 46 (04) : 52 - 61
  • [28] 5G NR小区搜索算法的研究及FPGA实现
    袁行猛
    徐兰天
    卢高健
    李运
    电子产品世界, 2021, 28 (05) : 71 - 75
  • [29] An Envelope Tracking Supply Modulator Utilizing a GaN-Based Integrated Four-Phase Switching Converter and Average Power Tracking-Based Switch Sizing With 85.7% Efficiency for 5G NR Power Amplifier
    Hsu, Ya-Ting
    Lin, Zong-Yi
    Lee, Jia-Jyun
    Chen, Ke-Horng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (10) : 3167 - 3176
  • [30] 5G Security: FPGA Implementation of SNOW-V Stream Cipher
    Pyrgas, Lampros
    Kitsos, Paris
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 381 - 384