Library-Free Synthesis for Area-Delay Minimization

被引:1
|
作者
Pullerits, Matthew [1 ]
Kabbani, Adnan [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
来源
2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS | 2008年
关键词
Computer Aided Design; Synthesis; Logical Effort; VLSI;
D O I
10.1109/ICM.2008.5393800
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a limited number of pre-constructed gates available, current standard cell libraries are not well equipped to take full advantage of advances in deep submicron technology by implementing functions as complex gates. As reported in [1], in a technology process capable of supporting five serial MOS devices, 425,803 unique complex gates may be created - clearly much higher than what is currently available in today's cell libraries. A richer cell library allows the technology mapper more freedom to better select matches to reduce area, delay and power consumption. This paper proposes a novel algorithm for mapping an input netlist to a library of virtual cells by minimizing logical effort delay to select a gate architecture which minimizes the design area-delay product. Initial simulation results show an average of 59.95% reduction in transistor count, 44.75% reduction in circuit overall area, 40.06% reduction in area-delay product, at a cost of a 3.4% increase in delay by applying this algorithm to standard benchmark circuits compared to results obtained from Synopsys Design Compiler with high map effort for delay minimization.
引用
收藏
页码:187 / 191
页数:5
相关论文
共 50 条
  • [1] Area Minimization for Library-Free Synthesis
    Pullerits, Matthew
    Kabbani, Adnan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 101 - 104
  • [2] HDL filter for optimized area-delay minimization in FPGA synthesis
    Wahba, AM
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 43 - 46
  • [3] Technology mapping in library-free logic synthesis
    Xue, JY
    Al-Khalili, D
    Rozon, CN
    VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 919 - 928
  • [4] A complementary logic partitioning algorithm for a library-free logic synthesis paradigm
    El-Masry, Hisham
    Al-Khalili, Dhamin
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING III, 2008, 6798
  • [5] DAG Based Library-Free Technology Mapping
    Marques, F. S.
    Rosa, L. S., Jr.
    Ribas, R. P.
    Sapatnekar, S. S.
    Reis, A. I.
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 293 - 298
  • [6] Library-free Structure Recognition for Analog Circuits
    Neuner, Maximilian
    Abel, Inga
    Graeb, Helmut
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1366 - 1371
  • [7] Design of Area-Delay Efficient Parallel Adder
    Ganesh, K. V.
    Rao, V. Malleswara
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND APPLICATIONS, 2017, 467 : 341 - 349
  • [8] Area-Delay Efficient Binary Adders in QCA
    Perri, Stefania
    Corsonello, Pasquale
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1174 - 1179
  • [9] Tree-based transistor topology extraction algorithm for library-free logic synthesis
    Xue, JY
    Al-Khalili, D
    Rozon, CN
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 242 - 246
  • [10] Library-free methylation sequencing with bisulfite padlock probes
    Dinh Diep
    Nongluk Plongthongkum
    Athurva Gore
    Ho-Lim Fung
    Robert Shoemaker
    Kun Zhang
    Nature Methods, 2012, 9 (3) : 270 - 272